2005-06-24 01:01:16 -04:00
|
|
|
/*
|
|
|
|
* linux/arch/xtensa/kernel/irq.c
|
|
|
|
*
|
|
|
|
* Xtensa built-in interrupt controller and some generic functions copied
|
|
|
|
* from i386.
|
|
|
|
*
|
2006-12-10 05:18:47 -05:00
|
|
|
* Copyright (C) 2002 - 2006 Tensilica, Inc.
|
2005-06-24 01:01:16 -04:00
|
|
|
* Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
|
|
|
|
*
|
|
|
|
*
|
|
|
|
* Chris Zankel <chris@zankel.net>
|
|
|
|
* Kevin Chea
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/kernel_stat.h>
|
|
|
|
|
|
|
|
#include <asm/uaccess.h>
|
|
|
|
#include <asm/platform.h>
|
|
|
|
|
|
|
|
static unsigned int cached_irq_mask;
|
|
|
|
|
|
|
|
atomic_t irq_err_count;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 'what should we do if we get a hw irq event on an illegal vector'.
|
|
|
|
* each architecture has to answer this themselves.
|
|
|
|
*/
|
|
|
|
void ack_bad_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
printk("unexpected IRQ trap at vector %02x\n", irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* do_IRQ handles all normal device IRQ's (the special
|
|
|
|
* SMP cross-CPU interrupts have their own specific
|
|
|
|
* handlers).
|
|
|
|
*/
|
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
asmlinkage void do_IRQ(int irq, struct pt_regs *regs)
|
2005-06-24 01:01:16 -04:00
|
|
|
{
|
2006-12-10 05:18:47 -05:00
|
|
|
struct pt_regs *old_regs = set_irq_regs(regs);
|
|
|
|
struct irq_desc *desc = irq_desc + irq;
|
|
|
|
|
|
|
|
if (irq >= NR_IRQS) {
|
|
|
|
printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
|
|
|
|
__FUNCTION__, irq);
|
|
|
|
}
|
|
|
|
|
2005-06-24 01:01:16 -04:00
|
|
|
irq_enter();
|
|
|
|
|
|
|
|
#ifdef CONFIG_DEBUG_STACKOVERFLOW
|
|
|
|
/* Debugging check for stack overflow: is there less than 1KB free? */
|
|
|
|
{
|
|
|
|
unsigned long sp;
|
|
|
|
|
|
|
|
__asm__ __volatile__ ("mov %0, a1\n" : "=a" (sp));
|
|
|
|
sp &= THREAD_SIZE - 1;
|
|
|
|
|
|
|
|
if (unlikely(sp < (sizeof(thread_info) + 1024)))
|
|
|
|
printk("Stack overflow in do_IRQ: %ld\n",
|
|
|
|
sp - sizeof(struct thread_info));
|
|
|
|
}
|
|
|
|
#endif
|
2006-12-10 05:18:47 -05:00
|
|
|
desc->handle_irq(irq, desc);
|
2005-06-24 01:01:16 -04:00
|
|
|
|
|
|
|
irq_exit();
|
2006-12-10 05:18:47 -05:00
|
|
|
set_irq_regs(old_regs);
|
2005-06-24 01:01:16 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Generic, controller-independent functions:
|
|
|
|
*/
|
|
|
|
|
|
|
|
int show_interrupts(struct seq_file *p, void *v)
|
|
|
|
{
|
|
|
|
int i = *(loff_t *) v, j;
|
|
|
|
struct irqaction * action;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
if (i == 0) {
|
|
|
|
seq_printf(p, " ");
|
2006-03-23 06:01:05 -05:00
|
|
|
for_each_online_cpu(j)
|
|
|
|
seq_printf(p, "CPU%d ",j);
|
2005-06-24 01:01:16 -04:00
|
|
|
seq_putc(p, '\n');
|
|
|
|
}
|
|
|
|
|
|
|
|
if (i < NR_IRQS) {
|
|
|
|
spin_lock_irqsave(&irq_desc[i].lock, flags);
|
|
|
|
action = irq_desc[i].action;
|
|
|
|
if (!action)
|
|
|
|
goto skip;
|
|
|
|
seq_printf(p, "%3d: ",i);
|
|
|
|
#ifndef CONFIG_SMP
|
|
|
|
seq_printf(p, "%10u ", kstat_irqs(i));
|
|
|
|
#else
|
2006-03-23 06:01:05 -05:00
|
|
|
for_each_online_cpu(j)
|
|
|
|
seq_printf(p, "%10u ", kstat_cpu(j).irqs[i]);
|
2005-06-24 01:01:16 -04:00
|
|
|
#endif
|
[PATCH] genirq: rename desc->handler to desc->chip
This patch-queue improves the generic IRQ layer to be truly generic, by adding
various abstractions and features to it, without impacting existing
functionality.
While the queue can be best described as "fix and improve everything in the
generic IRQ layer that we could think of", and thus it consists of many
smaller features and lots of cleanups, the one feature that stands out most is
the new 'irq chip' abstraction.
The irq-chip abstraction is about describing and coding and IRQ controller
driver by mapping its raw hardware capabilities [and quirks, if needed] in a
straightforward way, without having to think about "IRQ flow"
(level/edge/etc.) type of details.
This stands in contrast with the current 'irq-type' model of genirq
architectures, which 'mixes' raw hardware capabilities with 'flow' details.
The patchset supports both types of irq controller designs at once, and
converts i386 and x86_64 to the new irq-chip design.
As a bonus side-effect of the irq-chip approach, chained interrupt controllers
(master/slave PIC constructs, etc.) are now supported by design as well.
The end result of this patchset intends to be simpler architecture-level code
and more consolidation between architectures.
We reused many bits of code and many concepts from Russell King's ARM IRQ
layer, the merging of which was one of the motivations for this patchset.
This patch:
rename desc->handler to desc->chip.
Originally i did not want to do this, because it's a big patch. But having
both "desc->handler", "desc->handle_irq" and "action->handler" caused a
large degree of confusion and made the code appear alot less clean than it
truly is.
I have also attempted a dual approach as well by introducing a
desc->chip alias - but that just wasnt robust enough and broke
frequently.
So lets get over with this quickly. The conversion was done automatically
via scripts and converts all the code in the kernel.
This renaming patch is the first one amongst the patches, so that the
remaining patches can stay flexible and can be merged and split up
without having some big monolithic patch act as a merge barrier.
[akpm@osdl.org: build fix]
[akpm@osdl.org: another build fix]
Signed-off-by: Ingo Molnar <mingo@elte.hu>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-06-29 05:24:36 -04:00
|
|
|
seq_printf(p, " %14s", irq_desc[i].chip->typename);
|
2005-06-24 01:01:16 -04:00
|
|
|
seq_printf(p, " %s", action->name);
|
|
|
|
|
|
|
|
for (action=action->next; action; action = action->next)
|
|
|
|
seq_printf(p, ", %s", action->name);
|
|
|
|
|
|
|
|
seq_putc(p, '\n');
|
|
|
|
skip:
|
|
|
|
spin_unlock_irqrestore(&irq_desc[i].lock, flags);
|
|
|
|
} else if (i == NR_IRQS) {
|
|
|
|
seq_printf(p, "NMI: ");
|
2006-03-23 06:01:05 -05:00
|
|
|
for_each_online_cpu(j)
|
|
|
|
seq_printf(p, "%10u ", nmi_count(j));
|
2005-06-24 01:01:16 -04:00
|
|
|
seq_putc(p, '\n');
|
|
|
|
seq_printf(p, "ERR: %10u\n", atomic_read(&irq_err_count));
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
static void xtensa_irq_mask(unsigned int irq)
|
2005-06-24 01:01:16 -04:00
|
|
|
{
|
|
|
|
cached_irq_mask &= ~(1 << irq);
|
|
|
|
set_sr (cached_irq_mask, INTENABLE);
|
|
|
|
}
|
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
static void xtensa_irq_unmask(unsigned int irq)
|
2005-06-24 01:01:16 -04:00
|
|
|
{
|
|
|
|
cached_irq_mask |= 1 << irq;
|
|
|
|
set_sr (cached_irq_mask, INTENABLE);
|
|
|
|
}
|
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
static void xtensa_irq_ack(unsigned int irq)
|
2005-06-24 01:01:16 -04:00
|
|
|
{
|
2006-12-10 05:18:47 -05:00
|
|
|
set_sr(1 << irq, INTCLEAR);
|
2005-06-24 01:01:16 -04:00
|
|
|
}
|
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
static int xtensa_irq_retrigger(unsigned int irq)
|
2005-06-24 01:01:16 -04:00
|
|
|
{
|
2006-12-10 05:18:47 -05:00
|
|
|
set_sr (1 << irq, INTSET);
|
|
|
|
return 1;
|
2005-06-24 01:01:16 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
static struct irq_chip xtensa_irq_chip = {
|
|
|
|
.name = "xtensa",
|
|
|
|
.mask = xtensa_irq_mask,
|
|
|
|
.unmask = xtensa_irq_unmask,
|
|
|
|
.ack = xtensa_irq_ack,
|
|
|
|
.retrigger = xtensa_irq_retrigger,
|
|
|
|
};
|
2005-06-24 01:01:16 -04:00
|
|
|
|
|
|
|
void __init init_IRQ(void)
|
|
|
|
{
|
2006-12-10 05:18:47 -05:00
|
|
|
int index;
|
2005-06-24 01:01:16 -04:00
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
for (index = 0; index < XTENSA_NR_IRQS; index++) {
|
|
|
|
int mask = 1 << index;
|
2005-06-24 01:01:16 -04:00
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
if (mask & XCHAL_INTTYPE_MASK_SOFTWARE)
|
|
|
|
set_irq_chip_and_handler(index, &xtensa_irq_chip,
|
|
|
|
handle_simple_irq);
|
2005-06-24 01:01:16 -04:00
|
|
|
|
2006-12-10 05:18:47 -05:00
|
|
|
else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE)
|
|
|
|
set_irq_chip_and_handler(index, &xtensa_irq_chip,
|
|
|
|
handle_edge_irq);
|
|
|
|
|
|
|
|
else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL)
|
|
|
|
set_irq_chip_and_handler(index, &xtensa_irq_chip,
|
|
|
|
handle_level_irq);
|
|
|
|
|
|
|
|
else if (mask & XCHAL_INTTYPE_MASK_TIMER)
|
|
|
|
set_irq_chip_and_handler(index, &xtensa_irq_chip,
|
|
|
|
handle_edge_irq);
|
|
|
|
|
|
|
|
else /* XCHAL_INTTYPE_MASK_WRITE_ERROR */
|
|
|
|
/* XCHAL_INTTYPE_MASK_NMI */
|
|
|
|
|
|
|
|
set_irq_chip_and_handler(index, &xtensa_irq_chip,
|
|
|
|
handle_level_irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
cached_irq_mask = 0;
|
2005-06-24 01:01:16 -04:00
|
|
|
}
|