2005-04-16 18:20:36 -04:00
|
|
|
/*
|
|
|
|
* Do early PCI probing for bug detection when the main PCI subsystem is
|
|
|
|
* not up yet.
|
|
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/pci.h>
|
2006-06-08 03:43:38 -04:00
|
|
|
#include <linux/acpi.h>
|
|
|
|
|
2005-04-16 18:20:36 -04:00
|
|
|
#include <asm/pci-direct.h>
|
|
|
|
#include <asm/acpi.h>
|
2006-03-08 20:57:25 -05:00
|
|
|
#include <asm/apic.h>
|
2006-12-06 20:14:10 -05:00
|
|
|
#include <asm/irq.h>
|
2005-04-16 18:20:36 -04:00
|
|
|
|
2006-06-08 03:43:38 -04:00
|
|
|
#ifdef CONFIG_ACPI
|
|
|
|
|
2007-02-02 11:48:22 -05:00
|
|
|
static int __init nvidia_hpet_check(struct acpi_table_header *header)
|
2006-06-08 03:43:38 -04:00
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2005-08-05 00:44:28 -04:00
|
|
|
static int __init check_bridge(int vendor, int device)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
2006-03-08 20:57:25 -05:00
|
|
|
#ifdef CONFIG_ACPI
|
2006-06-08 03:43:38 -04:00
|
|
|
/* According to Nvidia all timer overrides are bogus unless HPET
|
|
|
|
is enabled. */
|
2006-11-14 10:57:46 -05:00
|
|
|
if (!acpi_use_timer_override && vendor == PCI_VENDOR_ID_NVIDIA) {
|
2007-03-08 23:47:35 -05:00
|
|
|
if (acpi_table_parse(ACPI_SIG_HPET, nvidia_hpet_check)) {
|
2006-06-08 03:43:38 -04:00
|
|
|
acpi_skip_timer_override = 1;
|
2006-11-14 10:57:46 -05:00
|
|
|
printk(KERN_INFO "Nvidia board "
|
|
|
|
"detected. Ignoring ACPI "
|
|
|
|
"timer override.\n");
|
|
|
|
printk(KERN_INFO "If you got timer trouble "
|
|
|
|
"try acpi_use_timer_override\n");
|
|
|
|
|
2006-06-08 03:43:38 -04:00
|
|
|
}
|
2005-04-16 18:20:36 -04:00
|
|
|
}
|
2006-03-08 20:57:25 -05:00
|
|
|
#endif
|
|
|
|
if (vendor == PCI_VENDOR_ID_ATI && timer_over_8254 == 1) {
|
|
|
|
timer_over_8254 = 0;
|
|
|
|
printk(KERN_INFO "ATI board detected. Disabling timer routing "
|
|
|
|
"over 8254.\n");
|
|
|
|
}
|
2005-04-16 18:20:36 -04:00
|
|
|
return 0;
|
|
|
|
}
|
2005-08-05 00:44:28 -04:00
|
|
|
|
2006-12-06 20:14:10 -05:00
|
|
|
static void check_intel(void)
|
|
|
|
{
|
|
|
|
u16 vendor, device;
|
|
|
|
|
|
|
|
vendor = read_pci_config_16(0, 0, 0, PCI_VENDOR_ID);
|
|
|
|
|
|
|
|
if (vendor != PCI_VENDOR_ID_INTEL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
device = read_pci_config_16(0, 0, 0, PCI_DEVICE_ID);
|
|
|
|
#ifdef CONFIG_SMP
|
|
|
|
if (device == PCI_DEVICE_ID_INTEL_E7320_MCH ||
|
|
|
|
device == PCI_DEVICE_ID_INTEL_E7520_MCH ||
|
|
|
|
device == PCI_DEVICE_ID_INTEL_E7525_MCH)
|
|
|
|
quirk_intel_irqbalance();
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2005-08-05 00:44:28 -04:00
|
|
|
void __init check_acpi_pci(void)
|
|
|
|
{
|
|
|
|
int num, slot, func;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
|
|
|
/* Assume the machine supports type 1. If not it will
|
2006-09-26 04:52:41 -04:00
|
|
|
always read ffffffff and should not have any side effect.
|
|
|
|
Actually a few buggy systems can machine check. Allow the user
|
|
|
|
to disable it by command line option at least -AK */
|
|
|
|
if (!early_pci_allowed())
|
|
|
|
return;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
2006-12-06 20:14:10 -05:00
|
|
|
check_intel();
|
|
|
|
|
2005-04-16 18:20:36 -04:00
|
|
|
/* Poor man's PCI discovery */
|
2005-08-05 00:44:28 -04:00
|
|
|
for (num = 0; num < 32; num++) {
|
|
|
|
for (slot = 0; slot < 32; slot++) {
|
|
|
|
for (func = 0; func < 8; func++) {
|
2005-04-16 18:20:36 -04:00
|
|
|
u32 class;
|
|
|
|
u32 vendor;
|
2005-08-05 00:44:28 -04:00
|
|
|
class = read_pci_config(num, slot, func,
|
2005-04-16 18:20:36 -04:00
|
|
|
PCI_CLASS_REVISION);
|
|
|
|
if (class == 0xffffffff)
|
2005-08-05 00:44:28 -04:00
|
|
|
break;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
|
|
|
if ((class >> 16) != PCI_CLASS_BRIDGE_PCI)
|
2005-08-05 00:44:28 -04:00
|
|
|
continue;
|
|
|
|
|
|
|
|
vendor = read_pci_config(num, slot, func,
|
2005-04-16 18:20:36 -04:00
|
|
|
PCI_VENDOR_ID);
|
2005-08-05 00:44:28 -04:00
|
|
|
|
|
|
|
if (check_bridge(vendor & 0xffff, vendor >> 16))
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2005-04-16 18:20:36 -04:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|