2007-05-09 15:31:19 -04:00
|
|
|
/*
|
|
|
|
* Contains register definitions common to the Book E PowerPC
|
|
|
|
* specification. Notice that while the IBM-40x series of CPUs
|
|
|
|
* are not true Book E PowerPCs, they borrowed a number of features
|
|
|
|
* before Book E was finalized, and are included here as well. Unfortunatly,
|
|
|
|
* they sometimes used different locations than true Book E CPUs did.
|
|
|
|
*/
|
|
|
|
#ifdef __KERNEL__
|
|
|
|
#ifndef __ASM_POWERPC_REG_BOOKE_H__
|
|
|
|
#define __ASM_POWERPC_REG_BOOKE_H__
|
|
|
|
|
|
|
|
/* Machine State Register (MSR) Fields */
|
2009-03-03 01:23:47 -05:00
|
|
|
#define MSR_GS (1<<28) /* Guest state */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define MSR_UCLE (1<<26) /* User-mode cache lock enable */
|
|
|
|
#define MSR_SPE (1<<25) /* Enable SPE */
|
|
|
|
#define MSR_DWE (1<<10) /* Debug Wait Enable */
|
|
|
|
#define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
|
|
|
|
#define MSR_IS MSR_IR /* Instruction Space */
|
|
|
|
#define MSR_DS MSR_DR /* Data Space */
|
|
|
|
#define MSR_PMM (1<<2) /* Performance monitor mark bit */
|
|
|
|
|
|
|
|
/* Default MSR for kernel mode. */
|
|
|
|
#if defined (CONFIG_40x)
|
|
|
|
#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR|MSR_CE)
|
|
|
|
#elif defined(CONFIG_BOOKE)
|
|
|
|
#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_CE)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Special Purpose Registers (SPRNs)*/
|
|
|
|
#define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
|
|
|
|
#define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
|
|
|
|
#define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
|
|
|
|
#define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
|
|
|
|
#define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
|
|
|
|
#define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
|
|
|
|
#define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
|
|
|
|
#define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
|
|
|
|
#define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
|
|
|
|
#define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
|
|
|
|
#define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
|
|
|
|
#define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
|
|
|
|
#define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
|
|
|
|
#define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
|
|
|
|
#define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
|
|
|
|
#define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
|
|
|
|
#define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
|
|
|
|
#define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
|
|
|
|
#define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
|
|
|
|
#define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
|
|
|
|
#define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
|
|
|
|
#define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
|
|
|
|
#define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
|
|
|
|
#define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
|
|
|
|
#define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
|
|
|
|
#define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
|
|
|
|
#define SPRN_IVOR10 0x19A /* Interrupt Vector Offset Register 10 */
|
|
|
|
#define SPRN_IVOR11 0x19B /* Interrupt Vector Offset Register 11 */
|
|
|
|
#define SPRN_IVOR12 0x19C /* Interrupt Vector Offset Register 12 */
|
|
|
|
#define SPRN_IVOR13 0x19D /* Interrupt Vector Offset Register 13 */
|
|
|
|
#define SPRN_IVOR14 0x19E /* Interrupt Vector Offset Register 14 */
|
|
|
|
#define SPRN_IVOR15 0x19F /* Interrupt Vector Offset Register 15 */
|
|
|
|
#define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
|
|
|
|
#define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
|
|
|
|
#define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
|
2008-06-18 17:26:52 -04:00
|
|
|
#define SPRN_L1CFG0 0x203 /* L1 Cache Configure Register 0 */
|
|
|
|
#define SPRN_L1CFG1 0x204 /* L1 Cache Configure Register 1 */
|
2007-11-16 14:57:57 -05:00
|
|
|
#define SPRN_ATB 0x20E /* Alternate Time Base */
|
|
|
|
#define SPRN_ATBL 0x20E /* Alternate Time Base Lower */
|
|
|
|
#define SPRN_ATBU 0x20F /* Alternate Time Base Upper */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
|
|
|
|
#define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
|
|
|
|
#define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
|
|
|
|
#define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
|
2007-11-16 14:57:57 -05:00
|
|
|
#define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
|
|
|
|
#define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_MCSRR0 0x23A /* Machine Check Save and Restore Register 0 */
|
|
|
|
#define SPRN_MCSRR1 0x23B /* Machine Check Save and Restore Register 1 */
|
|
|
|
#define SPRN_MCSR 0x23C /* Machine Check Status Register */
|
|
|
|
#define SPRN_MCAR 0x23D /* Machine Check Address Register */
|
|
|
|
#define SPRN_DSRR0 0x23E /* Debug Save and Restore Register 0 */
|
|
|
|
#define SPRN_DSRR1 0x23F /* Debug Save and Restore Register 1 */
|
2007-11-16 14:57:57 -05:00
|
|
|
#define SPRN_SPRG8 0x25C /* Special Purpose Register General 8 */
|
|
|
|
#define SPRN_SPRG9 0x25D /* Special Purpose Register General 9 */
|
2008-06-19 10:40:31 -04:00
|
|
|
#define SPRN_L1CSR2 0x25E /* L1 Cache Control and Status Register 2 */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
|
|
|
|
#define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
|
|
|
|
#define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
|
|
|
|
#define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
|
|
|
|
#define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
|
|
|
|
#define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
|
|
|
|
#define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
|
|
|
|
#define SPRN_PID1 0x279 /* Process ID Register 1 */
|
|
|
|
#define SPRN_PID2 0x27A /* Process ID Register 2 */
|
|
|
|
#define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
|
|
|
|
#define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
|
2007-11-16 14:57:57 -05:00
|
|
|
#define SPRN_EPR 0x2BE /* External Proxy Register */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_CCR1 0x378 /* Core Configuration Register 1 */
|
|
|
|
#define SPRN_ZPR 0x3B0 /* Zone Protection Register (40x) */
|
2007-11-16 14:57:57 -05:00
|
|
|
#define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_MMUCR 0x3B2 /* MMU Control Register */
|
|
|
|
#define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
|
2007-11-16 14:57:57 -05:00
|
|
|
#define SPRN_EPLC 0x3B3 /* External Process ID Load Context */
|
|
|
|
#define SPRN_EPSC 0x3B4 /* External Process ID Store Context */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_SGR 0x3B9 /* Storage Guarded Register */
|
|
|
|
#define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
|
|
|
|
#define SPRN_SLER 0x3BB /* Little-endian real mode */
|
|
|
|
#define SPRN_SU0R 0x3BC /* "User 0" real mode (40x) */
|
|
|
|
#define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
|
|
|
|
#define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
|
|
|
|
#define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
|
|
|
|
#define SPRN_L1CSR0 0x3F2 /* L1 Cache Control and Status Register 0 */
|
|
|
|
#define SPRN_L1CSR1 0x3F3 /* L1 Cache Control and Status Register 1 */
|
2008-07-15 17:12:25 -04:00
|
|
|
#define SPRN_MMUCSR0 0x3F4 /* MMU Control and Status Register 0 */
|
2009-01-08 09:31:20 -05:00
|
|
|
#define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_PIT 0x3DB /* Programmable Interval Timer */
|
2007-11-16 14:57:57 -05:00
|
|
|
#define SPRN_BUCSR 0x3F5 /* Branch Unit Control and Status */
|
2008-06-19 10:40:31 -04:00
|
|
|
#define SPRN_L2CSR0 0x3F9 /* L2 Data Cache Control and Status Register 0 */
|
|
|
|
#define SPRN_L2CSR1 0x3FA /* L2 Data Cache Control and Status Register 1 */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
|
|
|
|
#define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
|
|
|
|
#define SPRN_SVR 0x3FF /* System Version Register */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SPRs which have conflicting definitions on true Book E versus classic,
|
|
|
|
* or IBM 40x.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_BOOKE
|
|
|
|
#define SPRN_PID 0x030 /* Process ID */
|
|
|
|
#define SPRN_PID0 SPRN_PID/* Process ID Register 0 */
|
|
|
|
#define SPRN_CSRR0 0x03A /* Critical Save and Restore Register 0 */
|
|
|
|
#define SPRN_CSRR1 0x03B /* Critical Save and Restore Register 1 */
|
|
|
|
#define SPRN_DEAR 0x03D /* Data Error Address Register */
|
|
|
|
#define SPRN_ESR 0x03E /* Exception Syndrome Register */
|
|
|
|
#define SPRN_PIR 0x11E /* Processor Identification Register */
|
|
|
|
#define SPRN_DBSR 0x130 /* Debug Status Register */
|
|
|
|
#define SPRN_DBCR0 0x134 /* Debug Control Register 0 */
|
|
|
|
#define SPRN_DBCR1 0x135 /* Debug Control Register 1 */
|
|
|
|
#define SPRN_IAC1 0x138 /* Instruction Address Compare 1 */
|
|
|
|
#define SPRN_IAC2 0x139 /* Instruction Address Compare 2 */
|
|
|
|
#define SPRN_DAC1 0x13C /* Data Address Compare 1 */
|
|
|
|
#define SPRN_DAC2 0x13D /* Data Address Compare 2 */
|
|
|
|
#define SPRN_TSR 0x150 /* Timer Status Register */
|
|
|
|
#define SPRN_TCR 0x154 /* Timer Control Register */
|
|
|
|
#endif /* Book E */
|
|
|
|
#ifdef CONFIG_40x
|
|
|
|
#define SPRN_PID 0x3B1 /* Process ID */
|
|
|
|
#define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
|
|
|
|
#define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
|
|
|
|
#define SPRN_DEAR 0x3D5 /* Data Error Address Register */
|
|
|
|
#define SPRN_TSR 0x3D8 /* Timer Status Register */
|
|
|
|
#define SPRN_TCR 0x3DA /* Timer Control Register */
|
|
|
|
#define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
|
|
|
|
#define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
|
|
|
|
#define SPRN_DBSR 0x3F0 /* Debug Status Register */
|
|
|
|
#define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
|
|
|
|
#define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
|
|
|
|
#define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
|
|
|
|
#define SPRN_CSRR0 SPRN_SRR2 /* Critical Save and Restore Register 0 */
|
|
|
|
#define SPRN_CSRR1 SPRN_SRR3 /* Critical Save and Restore Register 1 */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Bit definitions for CCR1. */
|
|
|
|
#define CCR1_DPC 0x00000100 /* Disable L1 I-Cache/D-Cache parity checking */
|
|
|
|
#define CCR1_TCS 0x00000080 /* Timer Clock Select */
|
|
|
|
|
|
|
|
/* Bit definitions for the MCSR. */
|
|
|
|
#define MCSR_MCS 0x80000000 /* Machine Check Summary */
|
|
|
|
#define MCSR_IB 0x40000000 /* Instruction PLB Error */
|
|
|
|
#define MCSR_DRB 0x20000000 /* Data Read PLB Error */
|
|
|
|
#define MCSR_DWB 0x10000000 /* Data Write PLB Error */
|
|
|
|
#define MCSR_TLBP 0x08000000 /* TLB Parity Error */
|
|
|
|
#define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
|
|
|
|
#define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
|
|
|
|
#define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
|
|
|
|
#define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
|
2007-12-20 23:39:21 -05:00
|
|
|
|
2007-05-09 15:31:19 -04:00
|
|
|
#ifdef CONFIG_E500
|
|
|
|
#define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
|
|
|
|
#define MCSR_ICPERR 0x40000000UL /* I-Cache Parity Error */
|
|
|
|
#define MCSR_DCP_PERR 0x20000000UL /* D-Cache Push Parity Error */
|
|
|
|
#define MCSR_DCPERR 0x10000000UL /* D-Cache Parity Error */
|
|
|
|
#define MCSR_BUS_IAERR 0x00000080UL /* Instruction Address Error */
|
|
|
|
#define MCSR_BUS_RAERR 0x00000040UL /* Read Address Error */
|
|
|
|
#define MCSR_BUS_WAERR 0x00000020UL /* Write Address Error */
|
|
|
|
#define MCSR_BUS_IBERR 0x00000010UL /* Instruction Data Error */
|
|
|
|
#define MCSR_BUS_RBERR 0x00000008UL /* Read Data Bus Error */
|
|
|
|
#define MCSR_BUS_WBERR 0x00000004UL /* Write Data Bus Error */
|
|
|
|
#define MCSR_BUS_IPERR 0x00000002UL /* Instruction parity Error */
|
|
|
|
#define MCSR_BUS_RPERR 0x00000001UL /* Read parity Error */
|
2007-08-02 16:37:15 -04:00
|
|
|
|
|
|
|
/* e500 parts may set unused bits in MCSR; mask these off */
|
|
|
|
#define MCSR_MASK (MCSR_MCP | MCSR_ICPERR | MCSR_DCP_PERR | \
|
|
|
|
MCSR_DCPERR | MCSR_BUS_IAERR | MCSR_BUS_RAERR | \
|
|
|
|
MCSR_BUS_WAERR | MCSR_BUS_IBERR | MCSR_BUS_RBERR | \
|
|
|
|
MCSR_BUS_WBERR | MCSR_BUS_IPERR | MCSR_BUS_RPERR)
|
2007-05-09 15:31:19 -04:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_E200
|
|
|
|
#define MCSR_MCP 0x80000000UL /* Machine Check Input Pin */
|
|
|
|
#define MCSR_CP_PERR 0x20000000UL /* Cache Push Parity Error */
|
|
|
|
#define MCSR_CPERR 0x10000000UL /* Cache Parity Error */
|
|
|
|
#define MCSR_EXCP_ERR 0x08000000UL /* ISI, ITLB, or Bus Error on 1st insn
|
|
|
|
fetch for an exception handler */
|
|
|
|
#define MCSR_BUS_IRERR 0x00000010UL /* Read Bus Error on instruction fetch*/
|
|
|
|
#define MCSR_BUS_DRERR 0x00000008UL /* Read Bus Error on data load */
|
|
|
|
#define MCSR_BUS_WRERR 0x00000004UL /* Write Bus Error on buffered
|
|
|
|
store or cache line push */
|
2007-08-02 16:37:15 -04:00
|
|
|
|
|
|
|
/* e200 parts may set unused bits in MCSR; mask these off */
|
|
|
|
#define MCSR_MASK (MCSR_MCP | MCSR_CP_PERR | MCSR_CPERR | \
|
|
|
|
MCSR_EXCP_ERR | MCSR_BUS_IRERR | MCSR_BUS_DRERR | \
|
|
|
|
MCSR_BUS_WRERR)
|
2007-05-09 15:31:19 -04:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Bit definitions for the DBSR. */
|
|
|
|
/*
|
|
|
|
* DBSR bits which have conflicting definitions on true Book E versus IBM 40x.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_BOOKE
|
|
|
|
#define DBSR_IC 0x08000000 /* Instruction Completion */
|
|
|
|
#define DBSR_BT 0x04000000 /* Branch Taken */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBSR_IRPT 0x02000000 /* Exception Debug Event */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBSR_TIE 0x01000000 /* Trap Instruction Event */
|
|
|
|
#define DBSR_IAC1 0x00800000 /* Instr Address Compare 1 Event */
|
|
|
|
#define DBSR_IAC2 0x00400000 /* Instr Address Compare 2 Event */
|
|
|
|
#define DBSR_IAC3 0x00200000 /* Instr Address Compare 3 Event */
|
|
|
|
#define DBSR_IAC4 0x00100000 /* Instr Address Compare 4 Event */
|
|
|
|
#define DBSR_DAC1R 0x00080000 /* Data Addr Compare 1 Read Event */
|
|
|
|
#define DBSR_DAC1W 0x00040000 /* Data Addr Compare 1 Write Event */
|
|
|
|
#define DBSR_DAC2R 0x00020000 /* Data Addr Compare 2 Read Event */
|
|
|
|
#define DBSR_DAC2W 0x00010000 /* Data Addr Compare 2 Write Event */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBSR_RET 0x00008000 /* Return Debug Event */
|
|
|
|
#define DBSR_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
|
|
|
|
#define DBSR_CRET 0x00000020 /* Critical Return Debug Event */
|
2007-05-09 15:31:19 -04:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_40x
|
|
|
|
#define DBSR_IC 0x80000000 /* Instruction Completion */
|
|
|
|
#define DBSR_BT 0x40000000 /* Branch taken */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBSR_IRPT 0x20000000 /* Exception Debug Event */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBSR_TIE 0x10000000 /* Trap Instruction debug Event */
|
|
|
|
#define DBSR_IAC1 0x04000000 /* Instruction Address Compare 1 Event */
|
|
|
|
#define DBSR_IAC2 0x02000000 /* Instruction Address Compare 2 Event */
|
|
|
|
#define DBSR_IAC3 0x00080000 /* Instruction Address Compare 3 Event */
|
|
|
|
#define DBSR_IAC4 0x00040000 /* Instruction Address Compare 4 Event */
|
|
|
|
#define DBSR_DAC1R 0x01000000 /* Data Address Compare 1 Read Event */
|
|
|
|
#define DBSR_DAC1W 0x00800000 /* Data Address Compare 1 Write Event */
|
|
|
|
#define DBSR_DAC2R 0x00400000 /* Data Address Compare 2 Read Event */
|
|
|
|
#define DBSR_DAC2W 0x00200000 /* Data Address Compare 2 Write Event */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Bit definitions related to the ESR. */
|
|
|
|
#define ESR_MCI 0x80000000 /* Machine Check - Instruction */
|
|
|
|
#define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
|
|
|
|
#define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
|
|
|
|
#define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
|
|
|
|
#define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
|
|
|
|
#define ESR_PIL 0x08000000 /* Program Exception - Illegal */
|
2007-12-17 14:30:13 -05:00
|
|
|
#define ESR_PPR 0x04000000 /* Program Exception - Privileged */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define ESR_PTR 0x02000000 /* Program Exception - Trap */
|
|
|
|
#define ESR_FP 0x01000000 /* Floating Point Operation */
|
|
|
|
#define ESR_DST 0x00800000 /* Storage Exception - Data miss */
|
|
|
|
#define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
|
|
|
|
#define ESR_ST 0x00800000 /* Store Operation */
|
|
|
|
#define ESR_DLK 0x00200000 /* Data Cache Locking */
|
|
|
|
#define ESR_ILK 0x00100000 /* Instr. Cache Locking */
|
|
|
|
#define ESR_PUO 0x00040000 /* Unimplemented Operation exception */
|
|
|
|
#define ESR_BO 0x00020000 /* Byte Ordering */
|
|
|
|
|
|
|
|
/* Bit definitions related to the DBCR0. */
|
2008-06-06 15:09:05 -04:00
|
|
|
#if defined(CONFIG_40x)
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_EDM 0x80000000 /* External Debug Mode */
|
|
|
|
#define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
|
|
|
|
#define DBCR0_RST 0x30000000 /* all the bits in the RST field */
|
|
|
|
#define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
|
|
|
|
#define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
|
|
|
|
#define DBCR0_RST_CORE 0x10000000 /* Core Reset */
|
|
|
|
#define DBCR0_RST_NONE 0x00000000 /* No Reset */
|
|
|
|
#define DBCR0_IC 0x08000000 /* Instruction Completion */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBCR0_ICMP DBCR0_IC
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_BT 0x04000000 /* Branch Taken */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBCR0_BRT DBCR0_BT
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_EDE 0x02000000 /* Exception Debug Event */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBCR0_IRPT DBCR0_EDE
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
|
|
|
|
#define DBCR0_IA1 0x00800000 /* Instr Addr compare 1 enable */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBCR0_IAC1 DBCR0_IA1
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_IA2 0x00400000 /* Instr Addr compare 2 enable */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBCR0_IAC2 DBCR0_IA2
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_IA12 0x00200000 /* Instr Addr 1-2 range enable */
|
|
|
|
#define DBCR0_IA12X 0x00100000 /* Instr Addr 1-2 range eXclusive */
|
|
|
|
#define DBCR0_IA3 0x00080000 /* Instr Addr compare 3 enable */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBCR0_IAC3 DBCR0_IA3
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_IA4 0x00040000 /* Instr Addr compare 4 enable */
|
2008-06-06 15:09:05 -04:00
|
|
|
#define DBCR0_IAC4 DBCR0_IA4
|
2007-05-09 15:31:19 -04:00
|
|
|
#define DBCR0_IA34 0x00020000 /* Instr Addr 3-4 range Enable */
|
|
|
|
#define DBCR0_IA34X 0x00010000 /* Instr Addr 3-4 range eXclusive */
|
|
|
|
#define DBCR0_IA12T 0x00008000 /* Instr Addr 1-2 range Toggle */
|
|
|
|
#define DBCR0_IA34T 0x00004000 /* Instr Addr 3-4 range Toggle */
|
|
|
|
#define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
|
2008-06-06 15:09:05 -04:00
|
|
|
#elif defined(CONFIG_BOOKE)
|
|
|
|
#define DBCR0_EDM 0x80000000 /* External Debug Mode */
|
|
|
|
#define DBCR0_IDM 0x40000000 /* Internal Debug Mode */
|
|
|
|
#define DBCR0_RST 0x30000000 /* all the bits in the RST field */
|
|
|
|
/* DBCR0_RST_* is 44x specific and not followed in fsl booke */
|
|
|
|
#define DBCR0_RST_SYSTEM 0x30000000 /* System Reset */
|
|
|
|
#define DBCR0_RST_CHIP 0x20000000 /* Chip Reset */
|
|
|
|
#define DBCR0_RST_CORE 0x10000000 /* Core Reset */
|
|
|
|
#define DBCR0_RST_NONE 0x00000000 /* No Reset */
|
|
|
|
#define DBCR0_ICMP 0x08000000 /* Instruction Completion */
|
|
|
|
#define DBCR0_IC DBCR0_ICMP
|
|
|
|
#define DBCR0_BRT 0x04000000 /* Branch Taken */
|
|
|
|
#define DBCR0_BT DBCR0_BRT
|
|
|
|
#define DBCR0_IRPT 0x02000000 /* Exception Debug Event */
|
|
|
|
#define DBCR0_TDE 0x01000000 /* TRAP Debug Event */
|
|
|
|
#define DBCR0_TIE DBCR0_TDE
|
|
|
|
#define DBCR0_IAC1 0x00800000 /* Instr Addr compare 1 enable */
|
|
|
|
#define DBCR0_IAC2 0x00400000 /* Instr Addr compare 2 enable */
|
|
|
|
#define DBCR0_IAC3 0x00200000 /* Instr Addr compare 3 enable */
|
|
|
|
#define DBCR0_IAC4 0x00100000 /* Instr Addr compare 4 enable */
|
|
|
|
#define DBCR0_DAC1R 0x00080000 /* DAC 1 Read enable */
|
|
|
|
#define DBCR0_DAC1W 0x00040000 /* DAC 1 Write enable */
|
|
|
|
#define DBCR0_DAC2R 0x00020000 /* DAC 2 Read enable */
|
|
|
|
#define DBCR0_DAC2W 0x00010000 /* DAC 2 Write enable */
|
|
|
|
#define DBCR0_RET 0x00008000 /* Return Debug Event */
|
|
|
|
#define DBCR0_CIRPT 0x00000040 /* Critical Interrupt Taken Event */
|
|
|
|
#define DBCR0_CRET 0x00000020 /* Critical Return Debug Event */
|
|
|
|
#define DBCR0_FT 0x00000001 /* Freeze Timers on debug event */
|
|
|
|
|
|
|
|
/* Bit definitions related to the DBCR1. */
|
|
|
|
#define DBCR1_IAC12M 0x00800000 /* Instr Addr 1-2 range enable */
|
|
|
|
#define DBCR1_IAC12MX 0x00C00000 /* Instr Addr 1-2 range eXclusive */
|
|
|
|
#define DBCR1_IAC12AT 0x00010000 /* Instr Addr 1-2 range Toggle */
|
|
|
|
#define DBCR1_IAC34M 0x00000080 /* Instr Addr 3-4 range enable */
|
|
|
|
#define DBCR1_IAC34MX 0x000000C0 /* Instr Addr 3-4 range eXclusive */
|
|
|
|
#define DBCR1_IAC34AT 0x00000001 /* Instr Addr 3-4 range Toggle */
|
|
|
|
|
|
|
|
/* Bit definitions related to the DBCR2. */
|
|
|
|
#define DBCR2_DAC12M 0x00800000 /* DAC 1-2 range enable */
|
|
|
|
#define DBCR2_DAC12MX 0x00C00000 /* DAC 1-2 range eXclusive */
|
|
|
|
#define DBCR2_DAC12A 0x00200000 /* DAC 1-2 Asynchronous */
|
|
|
|
#endif
|
2007-05-09 15:31:19 -04:00
|
|
|
|
|
|
|
/* Bit definitions related to the TCR. */
|
|
|
|
#define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
|
|
|
|
#define TCR_WP_MASK TCR_WP(3)
|
|
|
|
#define WP_2_17 0 /* 2^17 clocks */
|
|
|
|
#define WP_2_21 1 /* 2^21 clocks */
|
|
|
|
#define WP_2_25 2 /* 2^25 clocks */
|
|
|
|
#define WP_2_29 3 /* 2^29 clocks */
|
|
|
|
#define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
|
|
|
|
#define TCR_WRC_MASK TCR_WRC(3)
|
|
|
|
#define WRC_NONE 0 /* No reset will occur */
|
|
|
|
#define WRC_CORE 1 /* Core reset will occur */
|
|
|
|
#define WRC_CHIP 2 /* Chip reset will occur */
|
|
|
|
#define WRC_SYSTEM 3 /* System reset will occur */
|
|
|
|
#define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
|
|
|
|
#define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
|
|
|
|
#define TCR_DIE TCR_PIE /* DEC Interrupt Enable */
|
|
|
|
#define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
|
|
|
|
#define TCR_FP_MASK TCR_FP(3)
|
|
|
|
#define FP_2_9 0 /* 2^9 clocks */
|
|
|
|
#define FP_2_13 1 /* 2^13 clocks */
|
|
|
|
#define FP_2_17 2 /* 2^17 clocks */
|
|
|
|
#define FP_2_21 3 /* 2^21 clocks */
|
|
|
|
#define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
|
|
|
|
#define TCR_ARE 0x00400000 /* Auto Reload Enable */
|
|
|
|
|
|
|
|
/* Bit definitions for the TSR. */
|
|
|
|
#define TSR_ENW 0x80000000 /* Enable Next Watchdog */
|
|
|
|
#define TSR_WIS 0x40000000 /* WDT Interrupt Status */
|
|
|
|
#define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
|
|
|
|
#define WRS_NONE 0 /* No WDT reset occurred */
|
|
|
|
#define WRS_CORE 1 /* WDT forced core reset */
|
|
|
|
#define WRS_CHIP 2 /* WDT forced chip reset */
|
|
|
|
#define WRS_SYSTEM 3 /* WDT forced system reset */
|
|
|
|
#define TSR_PIS 0x08000000 /* PIT Interrupt Status */
|
|
|
|
#define TSR_DIS TSR_PIS /* DEC Interrupt Status */
|
|
|
|
#define TSR_FIS 0x04000000 /* FIT Interrupt Status */
|
|
|
|
|
|
|
|
/* Bit definitions for the DCCR. */
|
|
|
|
#define DCCR_NOCACHE 0 /* Noncacheable */
|
|
|
|
#define DCCR_CACHE 1 /* Cacheable */
|
|
|
|
|
|
|
|
/* Bit definitions for DCWR. */
|
|
|
|
#define DCWR_COPY 0 /* Copy-back */
|
|
|
|
#define DCWR_WRITE 1 /* Write-through */
|
|
|
|
|
|
|
|
/* Bit definitions for ICCR. */
|
|
|
|
#define ICCR_NOCACHE 0 /* Noncacheable */
|
|
|
|
#define ICCR_CACHE 1 /* Cacheable */
|
|
|
|
|
|
|
|
/* Bit definitions for L1CSR0. */
|
2009-06-10 16:37:28 -04:00
|
|
|
#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define L1CSR0_CLFC 0x00000100 /* Cache Lock Bits Flash Clear */
|
|
|
|
#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
|
|
|
|
#define L1CSR0_CFI 0x00000002 /* Cache Flash Invalidate */
|
|
|
|
#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
|
|
|
|
|
|
|
|
/* Bit definitions for L1CSR1. */
|
2009-06-10 16:37:28 -04:00
|
|
|
#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
|
2007-05-09 15:31:19 -04:00
|
|
|
#define L1CSR1_ICLFR 0x00000100 /* Instr Cache Lock Bits Flash Reset */
|
|
|
|
#define L1CSR1_ICFI 0x00000002 /* Instr Cache Flash Invalidate */
|
|
|
|
#define L1CSR1_ICE 0x00000001 /* Instr Cache Enable */
|
|
|
|
|
2008-06-19 10:40:31 -04:00
|
|
|
/* Bit definitions for L2CSR0. */
|
|
|
|
#define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
|
|
|
|
#define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
|
|
|
|
#define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
|
|
|
|
#define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
|
|
|
|
#define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
|
|
|
|
#define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
|
|
|
|
#define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
|
|
|
|
#define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
|
|
|
|
#define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
|
|
|
|
#define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
|
|
|
|
#define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
|
|
|
|
#define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
|
|
|
|
|
2008-07-15 17:12:25 -04:00
|
|
|
/* Bit definitions for MMUCSR0 */
|
|
|
|
#define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */
|
|
|
|
#define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */
|
|
|
|
#define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */
|
|
|
|
#define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */
|
|
|
|
|
2007-05-09 15:31:19 -04:00
|
|
|
/* Bit definitions for SGR. */
|
|
|
|
#define SGR_NORMAL 0 /* Speculative fetching allowed. */
|
|
|
|
#define SGR_GUARDED 1 /* Speculative fetching disallowed. */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The IBM-403 is an even more odd special case, as it is much
|
|
|
|
* older than the IBM-405 series. We put these down here incase someone
|
|
|
|
* wishes to support these machines again.
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_403GCX
|
|
|
|
/* Special Purpose Registers (SPRNs)*/
|
|
|
|
#define SPRN_TBHU 0x3CC /* Time Base High User-mode */
|
|
|
|
#define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
|
|
|
|
#define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
|
|
|
|
#define SPRN_TBHI 0x3DC /* Time Base High */
|
|
|
|
#define SPRN_TBLO 0x3DD /* Time Base Low */
|
|
|
|
#define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
|
|
|
|
#define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
|
|
|
|
#define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
|
|
|
|
#define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
|
|
|
|
#define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
|
|
|
|
|
|
|
|
|
|
|
|
/* Bit definitions for the DBCR. */
|
|
|
|
#define DBCR_EDM DBCR0_EDM
|
|
|
|
#define DBCR_IDM DBCR0_IDM
|
|
|
|
#define DBCR_RST(x) (((x) & 0x3) << 28)
|
|
|
|
#define DBCR_RST_NONE 0
|
|
|
|
#define DBCR_RST_CORE 1
|
|
|
|
#define DBCR_RST_CHIP 2
|
|
|
|
#define DBCR_RST_SYSTEM 3
|
|
|
|
#define DBCR_IC DBCR0_IC /* Instruction Completion Debug Evnt */
|
|
|
|
#define DBCR_BT DBCR0_BT /* Branch Taken Debug Event */
|
|
|
|
#define DBCR_EDE DBCR0_EDE /* Exception Debug Event */
|
|
|
|
#define DBCR_TDE DBCR0_TDE /* TRAP Debug Event */
|
|
|
|
#define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
|
|
|
|
#define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
|
|
|
|
#define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
|
|
|
|
#define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
|
|
|
|
#define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
|
|
|
|
#define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
|
|
|
|
#define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
|
|
|
|
#define DAC_BYTE 0
|
|
|
|
#define DAC_HALF 1
|
|
|
|
#define DAC_WORD 2
|
|
|
|
#define DAC_QUAD 3
|
|
|
|
#define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
|
|
|
|
#define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
|
|
|
|
#define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
|
|
|
|
#define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
|
|
|
|
#define DBCR_SED 0x00000020 /* Second Exception Debug Event */
|
|
|
|
#define DBCR_STD 0x00000010 /* Second Trap Debug Event */
|
|
|
|
#define DBCR_SIA 0x00000008 /* Second IAC Enable */
|
|
|
|
#define DBCR_SDA 0x00000004 /* Second DAC Enable */
|
|
|
|
#define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
|
|
|
|
#define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
|
|
|
|
#endif /* 403GCX */
|
|
|
|
#endif /* __ASM_POWERPC_REG_BOOKE_H__ */
|
|
|
|
#endif /* __KERNEL__ */
|