2005-04-16 18:20:36 -04:00
|
|
|
/*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* Copyright (C) 1992 Linus Torvalds
|
|
|
|
* Copyright (C) 1994 - 2000 Ralf Baechle
|
|
|
|
*/
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
|
|
|
|
#include <asm/i8259.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/sni.h>
|
|
|
|
|
|
|
|
DEFINE_SPINLOCK(pciasic_lock);
|
|
|
|
|
|
|
|
static void enable_pciasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
unsigned int mask = 1 << (irq - PCIMT_IRQ_INT2);
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pciasic_lock, flags);
|
|
|
|
*(volatile u8 *) PCIMT_IRQSEL |= mask;
|
|
|
|
spin_unlock_irqrestore(&pciasic_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int startup_pciasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
enable_pciasic_irq(irq);
|
|
|
|
return 0; /* never anything pending */
|
|
|
|
}
|
|
|
|
|
|
|
|
#define shutdown_pciasic_irq disable_pciasic_irq
|
|
|
|
|
|
|
|
void disable_pciasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
unsigned int mask = ~(1 << (irq - PCIMT_IRQ_INT2));
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pciasic_lock, flags);
|
|
|
|
*(volatile u8 *) PCIMT_IRQSEL &= mask;
|
|
|
|
spin_unlock_irqrestore(&pciasic_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define mask_and_ack_pciasic_irq disable_pciasic_irq
|
|
|
|
|
|
|
|
static void end_pciasic_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
|
|
|
|
enable_pciasic_irq(irq);
|
|
|
|
}
|
|
|
|
|
2006-07-02 09:41:42 -04:00
|
|
|
static struct irq_chip pciasic_irq_type = {
|
2005-02-28 08:39:57 -05:00
|
|
|
.typename = "ASIC-PCI",
|
|
|
|
.startup = startup_pciasic_irq,
|
|
|
|
.shutdown = shutdown_pciasic_irq,
|
|
|
|
.enable = enable_pciasic_irq,
|
|
|
|
.disable = disable_pciasic_irq,
|
|
|
|
.ack = mask_and_ack_pciasic_irq,
|
|
|
|
.end = end_pciasic_irq,
|
2005-04-16 18:20:36 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* hwint0 should deal with MP agent, ASIC PCI, EISA NMI and debug
|
|
|
|
* button interrupts. Later ...
|
|
|
|
*/
|
2006-10-07 14:44:33 -04:00
|
|
|
static void pciasic_hwint0(void)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
|
|
|
panic("Received int0 but no handler yet ...");
|
|
|
|
}
|
|
|
|
|
|
|
|
/* This interrupt was used for the com1 console on the first prototypes. */
|
2006-10-07 14:44:33 -04:00
|
|
|
static void pciasic_hwint2(void)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
|
|
|
/* I think this shouldn't happen on production machines. */
|
|
|
|
panic("hwint2 and no handler yet");
|
|
|
|
}
|
|
|
|
|
|
|
|
/* hwint5 is the r4k count / compare interrupt */
|
2006-10-07 14:44:33 -04:00
|
|
|
static void pciasic_hwint5(void)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
|
|
|
panic("hwint5 and no handler yet");
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int ls1bit8(unsigned int x)
|
|
|
|
{
|
|
|
|
int b = 7, s;
|
|
|
|
|
|
|
|
s = 4; if ((x & 0x0f) == 0) s = 0; b -= s; x <<= s;
|
|
|
|
s = 2; if ((x & 0x30) == 0) s = 0; b -= s; x <<= s;
|
|
|
|
s = 1; if ((x & 0x40) == 0) s = 0; b -= s;
|
|
|
|
|
|
|
|
return b;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* hwint 1 deals with EISA and SCSI interrupts,
|
2005-09-03 18:56:17 -04:00
|
|
|
*
|
2005-04-16 18:20:36 -04:00
|
|
|
* The EISA_INT bit in CSITPEND is high active, all others are low active.
|
|
|
|
*/
|
2006-10-07 14:44:33 -04:00
|
|
|
static void pciasic_hwint1(void)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
|
|
|
u8 pend = *(volatile char *)PCIMT_CSITPEND;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
if (pend & IT_EISA) {
|
|
|
|
int irq;
|
|
|
|
/*
|
|
|
|
* Note: ASIC PCI's builtin interrupt achknowledge feature is
|
|
|
|
* broken. Using it may result in loss of some or all i8259
|
|
|
|
* interupts, so don't use PCIMT_INT_ACKNOWLEDGE ...
|
|
|
|
*/
|
|
|
|
irq = i8259_irq();
|
|
|
|
if (unlikely(irq < 0))
|
|
|
|
return;
|
|
|
|
|
2006-10-07 14:44:33 -04:00
|
|
|
do_IRQ(irq);
|
2005-04-16 18:20:36 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!(pend & IT_SCSI)) {
|
|
|
|
flags = read_c0_status();
|
|
|
|
clear_c0_status(ST0_IM);
|
2006-10-07 14:44:33 -04:00
|
|
|
do_IRQ(PCIMT_IRQ_SCSI);
|
2005-04-16 18:20:36 -04:00
|
|
|
write_c0_status(flags);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* hwint 3 should deal with the PCI A - D interrupts,
|
|
|
|
*/
|
2006-10-07 14:44:33 -04:00
|
|
|
static void pciasic_hwint3(void)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
|
|
|
u8 pend = *(volatile char *)PCIMT_CSITPEND;
|
|
|
|
int irq;
|
|
|
|
|
|
|
|
pend &= (IT_INTA | IT_INTB | IT_INTC | IT_INTD);
|
|
|
|
clear_c0_status(IE_IRQ3);
|
|
|
|
irq = PCIMT_IRQ_INT2 + ls1bit8(pend);
|
2006-10-07 14:44:33 -04:00
|
|
|
do_IRQ(irq);
|
2005-04-16 18:20:36 -04:00
|
|
|
set_c0_status(IE_IRQ3);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* hwint 4 is used for only the onboard PCnet 32.
|
|
|
|
*/
|
2006-10-07 14:44:33 -04:00
|
|
|
static void pciasic_hwint4(void)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
|
|
|
clear_c0_status(IE_IRQ4);
|
2006-10-07 14:44:33 -04:00
|
|
|
do_IRQ(PCIMT_IRQ_ETHERNET);
|
2005-04-16 18:20:36 -04:00
|
|
|
set_c0_status(IE_IRQ4);
|
|
|
|
}
|
|
|
|
|
2006-10-07 14:44:33 -04:00
|
|
|
asmlinkage void plat_irq_dispatch(void)
|
2006-04-03 12:56:36 -04:00
|
|
|
{
|
|
|
|
unsigned int pending = read_c0_status() & read_c0_cause();
|
|
|
|
static unsigned char led_cache;
|
|
|
|
|
|
|
|
*(volatile unsigned char *) PCIMT_CSLED = ++led_cache;
|
|
|
|
|
|
|
|
if (pending & 0x0800)
|
2006-10-07 14:44:33 -04:00
|
|
|
pciasic_hwint1();
|
2006-04-03 12:56:36 -04:00
|
|
|
else if (pending & 0x4000)
|
2006-10-07 14:44:33 -04:00
|
|
|
pciasic_hwint4();
|
2006-04-03 12:56:36 -04:00
|
|
|
else if (pending & 0x2000)
|
2006-10-07 14:44:33 -04:00
|
|
|
pciasic_hwint3();
|
2006-04-03 12:56:36 -04:00
|
|
|
else if (pending & 0x1000)
|
2006-10-07 14:44:33 -04:00
|
|
|
pciasic_hwint2();
|
2006-04-03 12:56:36 -04:00
|
|
|
else if (pending & 0x8000)
|
2006-10-07 14:44:33 -04:00
|
|
|
pciasic_hwint5();
|
2006-04-03 12:56:36 -04:00
|
|
|
else if (pending & 0x0400)
|
2006-10-07 14:44:33 -04:00
|
|
|
pciasic_hwint0();
|
2006-04-03 12:56:36 -04:00
|
|
|
}
|
|
|
|
|
2005-04-16 18:20:36 -04:00
|
|
|
void __init init_pciasic(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&pciasic_lock, flags);
|
|
|
|
* (volatile u8 *) PCIMT_IRQSEL =
|
|
|
|
IT_EISA | IT_INTA | IT_INTB | IT_INTC | IT_INTD;
|
|
|
|
spin_unlock_irqrestore(&pciasic_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On systems with i8259-style interrupt controllers we assume for
|
|
|
|
* driver compatibility reasons interrupts 0 - 15 to be the i8295
|
|
|
|
* interrupts even if the hardware uses a different interrupt numbering.
|
|
|
|
*/
|
|
|
|
void __init arch_init_irq(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
init_i8259_irqs(); /* Integrated i8259 */
|
|
|
|
init_pciasic();
|
|
|
|
|
|
|
|
/* Actually we've got more interrupts to handle ... */
|
|
|
|
for (i = PCIMT_IRQ_INT2; i <= PCIMT_IRQ_ETHERNET; i++) {
|
|
|
|
irq_desc[i].status = IRQ_DISABLED;
|
|
|
|
irq_desc[i].action = 0;
|
|
|
|
irq_desc[i].depth = 1;
|
[PATCH] genirq: rename desc->handler to desc->chip
This patch-queue improves the generic IRQ layer to be truly generic, by adding
various abstractions and features to it, without impacting existing
functionality.
While the queue can be best described as "fix and improve everything in the
generic IRQ layer that we could think of", and thus it consists of many
smaller features and lots of cleanups, the one feature that stands out most is
the new 'irq chip' abstraction.
The irq-chip abstraction is about describing and coding and IRQ controller
driver by mapping its raw hardware capabilities [and quirks, if needed] in a
straightforward way, without having to think about "IRQ flow"
(level/edge/etc.) type of details.
This stands in contrast with the current 'irq-type' model of genirq
architectures, which 'mixes' raw hardware capabilities with 'flow' details.
The patchset supports both types of irq controller designs at once, and
converts i386 and x86_64 to the new irq-chip design.
As a bonus side-effect of the irq-chip approach, chained interrupt controllers
(master/slave PIC constructs, etc.) are now supported by design as well.
The end result of this patchset intends to be simpler architecture-level code
and more consolidation between architectures.
We reused many bits of code and many concepts from Russell King's ARM IRQ
layer, the merging of which was one of the motivations for this patchset.
This patch:
rename desc->handler to desc->chip.
Originally i did not want to do this, because it's a big patch. But having
both "desc->handler", "desc->handle_irq" and "action->handler" caused a
large degree of confusion and made the code appear alot less clean than it
truly is.
I have also attempted a dual approach as well by introducing a
desc->chip alias - but that just wasnt robust enough and broke
frequently.
So lets get over with this quickly. The conversion was done automatically
via scripts and converts all the code in the kernel.
This renaming patch is the first one amongst the patches, so that the
remaining patches can stay flexible and can be merged and split up
without having some big monolithic patch act as a merge barrier.
[akpm@osdl.org: build fix]
[akpm@osdl.org: another build fix]
Signed-off-by: Ingo Molnar <mingo@elte.hu>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-06-29 05:24:36 -04:00
|
|
|
irq_desc[i].chip = &pciasic_irq_type;
|
2005-04-16 18:20:36 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
change_c0_status(ST0_IM, IE_IRQ1|IE_IRQ2|IE_IRQ3|IE_IRQ4);
|
|
|
|
}
|