2006-08-29 18:12:40 -04:00
|
|
|
/*
|
|
|
|
* pata_optidma.c - Opti DMA PATA for new ATA layer
|
|
|
|
* (C) 2006 Red Hat Inc
|
|
|
|
* Alan Cox <alan@redhat.com>
|
|
|
|
*
|
|
|
|
* The Opti DMA controllers are related to the older PIO PCI controllers
|
|
|
|
* and indeed the VLB ones. The main differences are that the timing
|
|
|
|
* numbers are now based off PCI clocks not VLB and differ, and that
|
|
|
|
* MWDMA is supported.
|
|
|
|
*
|
|
|
|
* This driver should support Viper-N+, FireStar, FireStar Plus.
|
|
|
|
*
|
|
|
|
* These devices support virtual DMA for read (aka the CS5520). Later
|
|
|
|
* chips support UDMA33, but only if the rest of the board logic does,
|
|
|
|
* so you have to get this right. We don't support the virtual DMA
|
|
|
|
* but we do handle UDMA.
|
|
|
|
*
|
|
|
|
* Bits that are worth knowing
|
|
|
|
* Most control registers are shadowed into I/O registers
|
|
|
|
* 0x1F5 bit 0 tells you if the PCI/VLB clock is 33 or 25Mhz
|
|
|
|
* Virtual DMA registers *move* between rev 0x02 and rev 0x10
|
|
|
|
* UDMA requires a 66MHz FSB
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/blkdev.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <scsi/scsi_host.h>
|
|
|
|
#include <linux/libata.h>
|
|
|
|
|
|
|
|
#define DRV_NAME "pata_optidma"
|
2007-03-27 01:43:43 -04:00
|
|
|
#define DRV_VERSION "0.3.2"
|
2006-08-29 18:12:40 -04:00
|
|
|
|
|
|
|
enum {
|
|
|
|
READ_REG = 0, /* index of Read cycle timing register */
|
|
|
|
WRITE_REG = 1, /* index of Write cycle timing register */
|
|
|
|
CNTRL_REG = 3, /* index of Control register */
|
|
|
|
STRAP_REG = 5, /* index of Strap register */
|
|
|
|
MISC_REG = 6 /* index of Miscellaneous register */
|
|
|
|
};
|
|
|
|
|
|
|
|
static int pci_clock; /* 0 = 33 1 = 25 */
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optidma_pre_reset - probe begin
|
2007-08-06 05:36:23 -04:00
|
|
|
* @link: ATA link
|
libata: add deadline support to prereset and reset methods
Add @deadline to prereset and reset methods and make them honor it.
ata_wait_ready() which directly takes @deadline is implemented to be
used as the wait function. This patch is in preparation for EH timing
improvements.
* ata_wait_ready() never does busy sleep. It's only used from EH and
no wait in EH is that urgent. This function also prints 'be
patient' message automatically after 5 secs of waiting if more than
3 secs is remaining till deadline.
* ata_bus_post_reset() now fails with error code if any of its wait
fails. This is important because earlier reset tries will have
shorter timeout than the spec requires. If a device fails to
respond before the short timeout, reset should be retried with
longer timeout rather than silently ignoring the device.
There are three behavior differences.
1. Timeout is applied to both devices at once, not separately. This
is more consistent with what the spec says.
2. When a device passes devchk but fails to become ready before
deadline. Previouly, post_reset would just succeed and let
device classification remove the device. New code fails the
reset thus causing reset retry. After a few times, EH will give
up disabling the port.
3. When slave device passes devchk but fails to become accessible
(TF-wise) after reset. Original code disables dev1 after 30s
timeout and continues as if the device doesn't exist, while the
patched code fails reset. When this happens, new code fails
reset on whole port rather than proceeding with only the primary
device.
If the failing device is suffering transient problems, new code
retries reset which is a better behavior. If the failing device is
actually broken, the net effect is identical to it, but not to the
other device sharing the channel. In the previous code, reset would
have succeeded after 30s thus detecting the working one. In the new
code, reset fails and whole port gets disabled. IMO, it's a
pathological case anyway (broken device sharing bus with working
one) and doesn't really matter.
* ata_bus_softreset() is changed to return error code from
ata_bus_post_reset(). It used to return 0 unconditionally.
* Spin up waiting is to be removed and not converted to honor
deadline.
* To be on the safe side, deadline is set to 40s for the time being.
Signed-off-by: Tejun Heo <htejun@gmail.com>
Signed-off-by: Jeff Garzik <jeff@garzik.org>
2007-02-02 02:50:52 -05:00
|
|
|
* @deadline: deadline jiffies for the operation
|
2006-08-29 18:12:40 -04:00
|
|
|
*
|
|
|
|
* Set up cable type and use generic probe init
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2007-08-06 05:36:23 -04:00
|
|
|
static int optidma_pre_reset(struct ata_link *link, unsigned long deadline)
|
2006-08-29 18:12:40 -04:00
|
|
|
{
|
2007-08-06 05:36:23 -04:00
|
|
|
struct ata_port *ap = link->ap;
|
2006-08-29 18:12:40 -04:00
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
2006-08-31 00:03:49 -04:00
|
|
|
static const struct pci_bits optidma_enable_bits = {
|
2006-08-29 18:12:40 -04:00
|
|
|
0x40, 1, 0x08, 0x00
|
|
|
|
};
|
|
|
|
|
2006-09-26 12:53:38 -04:00
|
|
|
if (ap->port_no && !pci_test_config_bits(pdev, &optidma_enable_bits))
|
|
|
|
return -ENOENT;
|
|
|
|
|
2007-08-06 05:36:23 -04:00
|
|
|
return ata_std_prereset(link, deadline);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optidma_probe_reset - probe reset
|
|
|
|
* @ap: ATA port
|
|
|
|
*
|
|
|
|
* Perform the ATA probe and bus reset sequence plus specific handling
|
|
|
|
* for this hardware. The Opti needs little handling - we have no UDMA66
|
|
|
|
* capability that needs cable detection. All we must do is check the port
|
|
|
|
* is enabled.
|
|
|
|
*/
|
|
|
|
|
|
|
|
static void optidma_error_handler(struct ata_port *ap)
|
|
|
|
{
|
|
|
|
ata_bmdma_drive_eh(ap, optidma_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optidma_unlock - unlock control registers
|
|
|
|
* @ap: ATA port
|
|
|
|
*
|
|
|
|
* Unlock the control register block for this adapter. Registers must not
|
|
|
|
* be unlocked in a situation where libata might look at them.
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static void optidma_unlock(struct ata_port *ap)
|
|
|
|
{
|
2007-02-01 01:06:36 -05:00
|
|
|
void __iomem *regio = ap->ioaddr.cmd_addr;
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
/* These 3 unlock the control register access */
|
2007-02-01 01:06:36 -05:00
|
|
|
ioread16(regio + 1);
|
|
|
|
ioread16(regio + 1);
|
|
|
|
iowrite8(3, regio + 2);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optidma_lock - issue temporary relock
|
|
|
|
* @ap: ATA port
|
|
|
|
*
|
|
|
|
* Re-lock the configuration register settings.
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static void optidma_lock(struct ata_port *ap)
|
|
|
|
{
|
2007-02-01 01:06:36 -05:00
|
|
|
void __iomem *regio = ap->ioaddr.cmd_addr;
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
/* Relock */
|
2007-02-01 01:06:36 -05:00
|
|
|
iowrite8(0x83, regio + 2);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2007-03-27 01:43:43 -04:00
|
|
|
* optidma_mode_setup - set mode data
|
2006-08-29 18:12:40 -04:00
|
|
|
* @ap: ATA interface
|
|
|
|
* @adev: ATA device
|
|
|
|
* @mode: Mode to set
|
|
|
|
*
|
|
|
|
* Called to do the DMA or PIO mode setup. Timing numbers are all
|
|
|
|
* pre computed to keep the code clean. There are two tables depending
|
|
|
|
* on the hardware clock speed.
|
|
|
|
*
|
|
|
|
* WARNING: While we do this the IDE registers vanish. If we take an
|
|
|
|
* IRQ here we depend on the host set locking to avoid catastrophe.
|
|
|
|
*/
|
|
|
|
|
2007-03-27 01:43:43 -04:00
|
|
|
static void optidma_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode)
|
2006-08-29 18:12:40 -04:00
|
|
|
{
|
|
|
|
struct ata_device *pair = ata_dev_pair(adev);
|
|
|
|
int pio = adev->pio_mode - XFER_PIO_0;
|
|
|
|
int dma = adev->dma_mode - XFER_MW_DMA_0;
|
2007-02-01 01:06:36 -05:00
|
|
|
void __iomem *regio = ap->ioaddr.cmd_addr;
|
2006-08-29 18:12:40 -04:00
|
|
|
u8 addr;
|
|
|
|
|
|
|
|
/* Address table precomputed with a DCLK of 2 */
|
|
|
|
static const u8 addr_timing[2][5] = {
|
|
|
|
{ 0x30, 0x20, 0x20, 0x10, 0x10 },
|
|
|
|
{ 0x20, 0x20, 0x10, 0x10, 0x10 }
|
|
|
|
};
|
|
|
|
static const u8 data_rec_timing[2][5] = {
|
|
|
|
{ 0x59, 0x46, 0x30, 0x20, 0x20 },
|
|
|
|
{ 0x46, 0x32, 0x20, 0x20, 0x10 }
|
|
|
|
};
|
|
|
|
static const u8 dma_data_rec_timing[2][3] = {
|
|
|
|
{ 0x76, 0x20, 0x20 },
|
|
|
|
{ 0x54, 0x20, 0x10 }
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Switch from IDE to control mode */
|
|
|
|
optidma_unlock(ap);
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* As with many controllers the address setup time is shared
|
|
|
|
* and must suit both devices if present. FIXME: Check if we
|
|
|
|
* need to look at slowest of PIO/DMA mode of either device
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (mode >= XFER_MW_DMA_0)
|
|
|
|
addr = 0;
|
|
|
|
else
|
|
|
|
addr = addr_timing[pci_clock][pio];
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
if (pair) {
|
|
|
|
u8 pair_addr;
|
|
|
|
/* Hardware constraint */
|
|
|
|
if (pair->dma_mode)
|
|
|
|
pair_addr = 0;
|
|
|
|
else
|
|
|
|
pair_addr = addr_timing[pci_clock][pair->pio_mode - XFER_PIO_0];
|
|
|
|
if (pair_addr > addr)
|
|
|
|
addr = pair_addr;
|
|
|
|
}
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
/* Commence primary programming sequence */
|
|
|
|
/* First we load the device number into the timing select */
|
2007-02-01 01:06:36 -05:00
|
|
|
iowrite8(adev->devno, regio + MISC_REG);
|
2006-08-29 18:12:40 -04:00
|
|
|
/* Now we load the data timings into read data/write data */
|
|
|
|
if (mode < XFER_MW_DMA_0) {
|
2007-02-01 01:06:36 -05:00
|
|
|
iowrite8(data_rec_timing[pci_clock][pio], regio + READ_REG);
|
|
|
|
iowrite8(data_rec_timing[pci_clock][pio], regio + WRITE_REG);
|
2006-08-29 18:12:40 -04:00
|
|
|
} else if (mode < XFER_UDMA_0) {
|
2007-02-01 01:06:36 -05:00
|
|
|
iowrite8(dma_data_rec_timing[pci_clock][dma], regio + READ_REG);
|
|
|
|
iowrite8(dma_data_rec_timing[pci_clock][dma], regio + WRITE_REG);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
/* Finally we load the address setup into the misc register */
|
2007-02-01 01:06:36 -05:00
|
|
|
iowrite8(addr | adev->devno, regio + MISC_REG);
|
2006-08-29 18:12:40 -04:00
|
|
|
|
|
|
|
/* Programming sequence complete, timing 0 dev 0, timing 1 dev 1 */
|
2007-02-01 01:06:36 -05:00
|
|
|
iowrite8(0x85, regio + CNTRL_REG);
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
/* Switch back to IDE mode */
|
|
|
|
optidma_lock(ap);
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
/* Note: at this point our programming is incomplete. We are
|
|
|
|
not supposed to program PCI 0x43 "things we hacked onto the chip"
|
|
|
|
until we've done both sets of PIO/DMA timings */
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2007-03-27 01:43:43 -04:00
|
|
|
* optiplus_mode_setup - DMA setup for Firestar Plus
|
2006-08-29 18:12:40 -04:00
|
|
|
* @ap: ATA port
|
|
|
|
* @adev: device
|
|
|
|
* @mode: desired mode
|
|
|
|
*
|
|
|
|
* The Firestar plus has additional UDMA functionality for UDMA0-2 and
|
|
|
|
* requires we do some additional work. Because the base work we must do
|
|
|
|
* is mostly shared we wrap the Firestar setup functionality in this
|
|
|
|
* one
|
|
|
|
*/
|
|
|
|
|
2007-03-27 01:43:43 -04:00
|
|
|
static void optiplus_mode_setup(struct ata_port *ap, struct ata_device *adev, u8 mode)
|
2006-08-29 18:12:40 -04:00
|
|
|
{
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
|
|
|
u8 udcfg;
|
|
|
|
u8 udslave;
|
|
|
|
int dev2 = 2 * adev->devno;
|
|
|
|
int unit = 2 * ap->port_no + adev->devno;
|
|
|
|
int udma = mode - XFER_UDMA_0;
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
pci_read_config_byte(pdev, 0x44, &udcfg);
|
|
|
|
if (mode <= XFER_UDMA_0) {
|
|
|
|
udcfg &= ~(1 << unit);
|
2007-03-27 01:43:43 -04:00
|
|
|
optidma_mode_setup(ap, adev, adev->dma_mode);
|
2006-08-29 18:12:40 -04:00
|
|
|
} else {
|
|
|
|
udcfg |= (1 << unit);
|
|
|
|
if (ap->port_no) {
|
|
|
|
pci_read_config_byte(pdev, 0x45, &udslave);
|
|
|
|
udslave &= ~(0x03 << dev2);
|
|
|
|
udslave |= (udma << dev2);
|
|
|
|
pci_write_config_byte(pdev, 0x45, udslave);
|
|
|
|
} else {
|
|
|
|
udcfg &= ~(0x30 << dev2);
|
|
|
|
udcfg |= (udma << dev2);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
pci_write_config_byte(pdev, 0x44, udcfg);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optidma_set_pio_mode - PIO setup callback
|
|
|
|
* @ap: ATA port
|
|
|
|
* @adev: Device
|
|
|
|
*
|
|
|
|
* The libata core provides separate functions for handling PIO and
|
|
|
|
* DMA programming. The architecture of the Firestar makes it easier
|
|
|
|
* for us to have a common function so we provide wrappers
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static void optidma_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
2007-03-27 01:43:43 -04:00
|
|
|
optidma_mode_setup(ap, adev, adev->pio_mode);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optidma_set_dma_mode - DMA setup callback
|
|
|
|
* @ap: ATA port
|
|
|
|
* @adev: Device
|
|
|
|
*
|
|
|
|
* The libata core provides separate functions for handling PIO and
|
|
|
|
* DMA programming. The architecture of the Firestar makes it easier
|
|
|
|
* for us to have a common function so we provide wrappers
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static void optidma_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
2007-03-27 01:43:43 -04:00
|
|
|
optidma_mode_setup(ap, adev, adev->dma_mode);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optiplus_set_pio_mode - PIO setup callback
|
|
|
|
* @ap: ATA port
|
|
|
|
* @adev: Device
|
|
|
|
*
|
|
|
|
* The libata core provides separate functions for handling PIO and
|
|
|
|
* DMA programming. The architecture of the Firestar makes it easier
|
|
|
|
* for us to have a common function so we provide wrappers
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static void optiplus_set_pio_mode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
2007-03-27 01:43:43 -04:00
|
|
|
optiplus_mode_setup(ap, adev, adev->pio_mode);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optiplus_set_dma_mode - DMA setup callback
|
|
|
|
* @ap: ATA port
|
|
|
|
* @adev: Device
|
|
|
|
*
|
|
|
|
* The libata core provides separate functions for handling PIO and
|
|
|
|
* DMA programming. The architecture of the Firestar makes it easier
|
|
|
|
* for us to have a common function so we provide wrappers
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static void optiplus_set_dma_mode(struct ata_port *ap, struct ata_device *adev)
|
|
|
|
{
|
2007-03-27 01:43:43 -04:00
|
|
|
optiplus_mode_setup(ap, adev, adev->dma_mode);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optidma_make_bits - PCI setup helper
|
|
|
|
* @adev: ATA device
|
|
|
|
*
|
|
|
|
* Turn the ATA device setup into PCI configuration bits
|
|
|
|
* for register 0x43 and return the two bits needed.
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static u8 optidma_make_bits43(struct ata_device *adev)
|
|
|
|
{
|
|
|
|
static const u8 bits43[5] = {
|
|
|
|
0, 0, 0, 1, 2
|
|
|
|
};
|
|
|
|
if (!ata_dev_enabled(adev))
|
|
|
|
return 0;
|
|
|
|
if (adev->dma_mode)
|
|
|
|
return adev->dma_mode - XFER_MW_DMA_0;
|
|
|
|
return bits43[adev->pio_mode - XFER_PIO_0];
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2007-03-27 01:43:43 -04:00
|
|
|
* optidma_set_mode - mode setup
|
2007-08-06 05:36:23 -04:00
|
|
|
* @link: link to set up
|
2006-08-29 18:12:40 -04:00
|
|
|
*
|
2007-03-27 01:43:43 -04:00
|
|
|
* Use the standard setup to tune the chipset and then finalise the
|
|
|
|
* configuration by writing the nibble of extra bits of data into
|
|
|
|
* the chip.
|
2006-08-29 18:12:40 -04:00
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2007-08-06 05:36:23 -04:00
|
|
|
static int optidma_set_mode(struct ata_link *link, struct ata_device **r_failed)
|
2006-08-29 18:12:40 -04:00
|
|
|
{
|
2007-08-06 05:36:23 -04:00
|
|
|
struct ata_port *ap = link->ap;
|
2006-08-29 18:12:40 -04:00
|
|
|
u8 r;
|
|
|
|
int nybble = 4 * ap->port_no;
|
|
|
|
struct pci_dev *pdev = to_pci_dev(ap->host->dev);
|
2007-08-06 05:36:23 -04:00
|
|
|
int rc = ata_do_set_mode(link, r_failed);
|
2007-03-27 01:43:43 -04:00
|
|
|
if (rc == 0) {
|
|
|
|
pci_read_config_byte(pdev, 0x43, &r);
|
|
|
|
|
|
|
|
r &= (0x0F << nybble);
|
2007-08-06 05:36:23 -04:00
|
|
|
r |= (optidma_make_bits43(&link->device[0]) +
|
|
|
|
(optidma_make_bits43(&link->device[0]) << 2)) << nybble;
|
2007-03-27 01:43:43 -04:00
|
|
|
pci_write_config_byte(pdev, 0x43, r);
|
|
|
|
}
|
|
|
|
return rc;
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct scsi_host_template optidma_sht = {
|
|
|
|
.module = THIS_MODULE,
|
|
|
|
.name = DRV_NAME,
|
|
|
|
.ioctl = ata_scsi_ioctl,
|
|
|
|
.queuecommand = ata_scsi_queuecmd,
|
|
|
|
.can_queue = ATA_DEF_QUEUE,
|
|
|
|
.this_id = ATA_SHT_THIS_ID,
|
|
|
|
.sg_tablesize = LIBATA_MAX_PRD,
|
|
|
|
.cmd_per_lun = ATA_SHT_CMD_PER_LUN,
|
|
|
|
.emulated = ATA_SHT_EMULATED,
|
|
|
|
.use_clustering = ATA_SHT_USE_CLUSTERING,
|
|
|
|
.proc_name = DRV_NAME,
|
|
|
|
.dma_boundary = ATA_DMA_BOUNDARY,
|
|
|
|
.slave_configure = ata_scsi_slave_config,
|
2006-11-28 21:26:47 -05:00
|
|
|
.slave_destroy = ata_scsi_slave_destroy,
|
2006-08-29 18:12:40 -04:00
|
|
|
.bios_param = ata_std_bios_param,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct ata_port_operations optidma_port_ops = {
|
|
|
|
.set_piomode = optidma_set_pio_mode,
|
|
|
|
.set_dmamode = optidma_set_dma_mode,
|
|
|
|
|
|
|
|
.tf_load = ata_tf_load,
|
|
|
|
.tf_read = ata_tf_read,
|
|
|
|
.check_status = ata_check_status,
|
|
|
|
.exec_command = ata_exec_command,
|
|
|
|
.dev_select = ata_std_dev_select,
|
|
|
|
|
|
|
|
.freeze = ata_bmdma_freeze,
|
|
|
|
.thaw = ata_bmdma_thaw,
|
|
|
|
.post_internal_cmd = ata_bmdma_post_internal_cmd,
|
|
|
|
.error_handler = optidma_error_handler,
|
2007-03-27 01:43:43 -04:00
|
|
|
.set_mode = optidma_set_mode,
|
|
|
|
.cable_detect = ata_cable_40wire,
|
2006-08-29 18:12:40 -04:00
|
|
|
|
|
|
|
.bmdma_setup = ata_bmdma_setup,
|
|
|
|
.bmdma_start = ata_bmdma_start,
|
|
|
|
.bmdma_stop = ata_bmdma_stop,
|
|
|
|
.bmdma_status = ata_bmdma_status,
|
|
|
|
|
|
|
|
.qc_prep = ata_qc_prep,
|
|
|
|
.qc_issue = ata_qc_issue_prot,
|
2006-09-27 05:41:13 -04:00
|
|
|
|
2007-02-01 01:06:36 -05:00
|
|
|
.data_xfer = ata_data_xfer,
|
2006-08-29 18:12:40 -04:00
|
|
|
|
|
|
|
.irq_handler = ata_interrupt,
|
|
|
|
.irq_clear = ata_bmdma_irq_clear,
|
2007-01-26 02:27:58 -05:00
|
|
|
.irq_on = ata_irq_on,
|
2006-08-29 18:12:40 -04:00
|
|
|
|
2007-08-22 17:55:41 -04:00
|
|
|
.port_start = ata_sff_port_start,
|
2006-08-29 18:12:40 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct ata_port_operations optiplus_port_ops = {
|
|
|
|
.set_piomode = optiplus_set_pio_mode,
|
|
|
|
.set_dmamode = optiplus_set_dma_mode,
|
|
|
|
|
|
|
|
.tf_load = ata_tf_load,
|
|
|
|
.tf_read = ata_tf_read,
|
|
|
|
.check_status = ata_check_status,
|
|
|
|
.exec_command = ata_exec_command,
|
|
|
|
.dev_select = ata_std_dev_select,
|
|
|
|
|
|
|
|
.freeze = ata_bmdma_freeze,
|
|
|
|
.thaw = ata_bmdma_thaw,
|
|
|
|
.post_internal_cmd = ata_bmdma_post_internal_cmd,
|
|
|
|
.error_handler = optidma_error_handler,
|
2007-03-27 01:43:43 -04:00
|
|
|
.set_mode = optidma_set_mode,
|
|
|
|
.cable_detect = ata_cable_40wire,
|
2006-08-29 18:12:40 -04:00
|
|
|
|
|
|
|
.bmdma_setup = ata_bmdma_setup,
|
|
|
|
.bmdma_start = ata_bmdma_start,
|
|
|
|
.bmdma_stop = ata_bmdma_stop,
|
|
|
|
.bmdma_status = ata_bmdma_status,
|
|
|
|
|
|
|
|
.qc_prep = ata_qc_prep,
|
|
|
|
.qc_issue = ata_qc_issue_prot,
|
2006-09-27 05:41:13 -04:00
|
|
|
|
2007-02-01 01:06:36 -05:00
|
|
|
.data_xfer = ata_data_xfer,
|
2006-08-29 18:12:40 -04:00
|
|
|
|
|
|
|
.irq_handler = ata_interrupt,
|
|
|
|
.irq_clear = ata_bmdma_irq_clear,
|
2007-01-26 02:27:58 -05:00
|
|
|
.irq_on = ata_irq_on,
|
2006-08-29 18:12:40 -04:00
|
|
|
|
2007-08-22 17:55:41 -04:00
|
|
|
.port_start = ata_sff_port_start,
|
2006-08-29 18:12:40 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* optiplus_with_udma - Look for UDMA capable setup
|
|
|
|
* @pdev; ATA controller
|
|
|
|
*/
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
static int optiplus_with_udma(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
u8 r;
|
|
|
|
int ret = 0;
|
|
|
|
int ioport = 0x22;
|
|
|
|
struct pci_dev *dev1;
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
/* Find function 1 */
|
|
|
|
dev1 = pci_get_device(0x1045, 0xC701, NULL);
|
|
|
|
if(dev1 == NULL)
|
|
|
|
return 0;
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
/* Rev must be >= 0x10 */
|
|
|
|
pci_read_config_byte(dev1, 0x08, &r);
|
|
|
|
if (r < 0x10)
|
|
|
|
goto done_nomsg;
|
|
|
|
/* Read the chipset system configuration to check our mode */
|
|
|
|
pci_read_config_byte(dev1, 0x5F, &r);
|
|
|
|
ioport |= (r << 8);
|
|
|
|
outb(0x10, ioport);
|
|
|
|
/* Must be 66Mhz sync */
|
|
|
|
if ((inb(ioport + 2) & 1) == 0)
|
|
|
|
goto done;
|
|
|
|
|
|
|
|
/* Check the ATA arbitration/timing is suitable */
|
|
|
|
pci_read_config_byte(pdev, 0x42, &r);
|
|
|
|
if ((r & 0x36) != 0x36)
|
|
|
|
goto done;
|
|
|
|
pci_read_config_byte(dev1, 0x52, &r);
|
|
|
|
if (r & 0x80) /* IDEDIR disabled */
|
|
|
|
ret = 1;
|
2006-08-31 00:03:49 -04:00
|
|
|
done:
|
2006-08-29 18:12:40 -04:00
|
|
|
printk(KERN_WARNING "UDMA not supported in this configuration.\n");
|
|
|
|
done_nomsg: /* Wrong chip revision */
|
|
|
|
pci_dev_put(dev1);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int optidma_init_one(struct pci_dev *dev, const struct pci_device_id *id)
|
|
|
|
{
|
2007-05-04 06:43:58 -04:00
|
|
|
static const struct ata_port_info info_82c700 = {
|
2006-08-29 18:12:40 -04:00
|
|
|
.sht = &optidma_sht,
|
2007-05-28 06:59:48 -04:00
|
|
|
.flags = ATA_FLAG_SLAVE_POSS,
|
2006-08-29 18:12:40 -04:00
|
|
|
.pio_mask = 0x1f,
|
|
|
|
.mwdma_mask = 0x07,
|
|
|
|
.port_ops = &optidma_port_ops
|
|
|
|
};
|
2007-05-04 06:43:58 -04:00
|
|
|
static const struct ata_port_info info_82c700_udma = {
|
2006-08-29 18:12:40 -04:00
|
|
|
.sht = &optidma_sht,
|
2007-05-28 06:59:48 -04:00
|
|
|
.flags = ATA_FLAG_SLAVE_POSS,
|
2006-08-29 18:12:40 -04:00
|
|
|
.pio_mask = 0x1f,
|
|
|
|
.mwdma_mask = 0x07,
|
|
|
|
.udma_mask = 0x07,
|
|
|
|
.port_ops = &optiplus_port_ops
|
|
|
|
};
|
2007-05-04 06:43:58 -04:00
|
|
|
const struct ata_port_info *ppi[] = { &info_82c700, NULL };
|
2006-08-29 18:12:40 -04:00
|
|
|
static int printed_version;
|
|
|
|
|
|
|
|
if (!printed_version++)
|
|
|
|
dev_printk(KERN_DEBUG, &dev->dev, "version " DRV_VERSION "\n");
|
|
|
|
|
|
|
|
/* Fixed location chipset magic */
|
|
|
|
inw(0x1F1);
|
|
|
|
inw(0x1F1);
|
|
|
|
pci_clock = inb(0x1F5) & 1; /* 0 = 33Mhz, 1 = 25Mhz */
|
2006-08-31 00:03:49 -04:00
|
|
|
|
2006-08-29 18:12:40 -04:00
|
|
|
if (optiplus_with_udma(dev))
|
2007-05-04 06:43:58 -04:00
|
|
|
ppi[0] = &info_82c700_udma;
|
2006-08-29 18:12:40 -04:00
|
|
|
|
2007-05-04 06:43:58 -04:00
|
|
|
return ata_pci_init_one(dev, ppi);
|
2006-08-29 18:12:40 -04:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct pci_device_id optidma[] = {
|
2006-09-28 20:21:59 -04:00
|
|
|
{ PCI_VDEVICE(OPTI, 0xD568), }, /* Opti 82C700 */
|
|
|
|
|
|
|
|
{ },
|
2006-08-29 18:12:40 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct pci_driver optidma_pci_driver = {
|
2006-09-28 20:21:59 -04:00
|
|
|
.name = DRV_NAME,
|
2006-08-29 18:12:40 -04:00
|
|
|
.id_table = optidma,
|
|
|
|
.probe = optidma_init_one,
|
2006-11-22 11:57:36 -05:00
|
|
|
.remove = ata_pci_remove_one,
|
2007-03-02 03:31:26 -05:00
|
|
|
#ifdef CONFIG_PM
|
2006-11-22 11:57:36 -05:00
|
|
|
.suspend = ata_pci_device_suspend,
|
|
|
|
.resume = ata_pci_device_resume,
|
2007-03-02 03:31:26 -05:00
|
|
|
#endif
|
2006-08-29 18:12:40 -04:00
|
|
|
};
|
|
|
|
|
|
|
|
static int __init optidma_init(void)
|
|
|
|
{
|
|
|
|
return pci_register_driver(&optidma_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit optidma_exit(void)
|
|
|
|
{
|
|
|
|
pci_unregister_driver(&optidma_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Alan Cox");
|
|
|
|
MODULE_DESCRIPTION("low-level driver for Opti Firestar/Firestar Plus");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DEVICE_TABLE(pci, optidma);
|
|
|
|
MODULE_VERSION(DRV_VERSION);
|
|
|
|
|
|
|
|
module_init(optidma_init);
|
|
|
|
module_exit(optidma_exit);
|