2005-04-16 18:20:36 -04:00
|
|
|
/*
|
|
|
|
* arch/sh/kernel/cpu/sh3/probe.c
|
|
|
|
*
|
|
|
|
* CPU Subtype Probing for SH-3.
|
|
|
|
*
|
|
|
|
* Copyright (C) 1999, 2000 Niibe Yutaka
|
|
|
|
* Copyright (C) 2002 Paul Mundt
|
|
|
|
*
|
|
|
|
* This file is subject to the terms and conditions of the GNU General Public
|
|
|
|
* License. See the file "COPYING" in the main directory of this archive
|
|
|
|
* for more details.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/cache.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
2007-11-30 03:06:36 -05:00
|
|
|
int __uses_jump_to_uncached detect_cpu_and_cache_system(void)
|
2005-04-16 18:20:36 -04:00
|
|
|
{
|
|
|
|
unsigned long addr0, addr1, data0, data1, data2, data3;
|
|
|
|
|
2007-11-30 03:06:36 -05:00
|
|
|
jump_to_uncached();
|
2005-04-16 18:20:36 -04:00
|
|
|
/*
|
|
|
|
* Check if the entry shadows or not.
|
|
|
|
* When shadowed, it's 128-entry system.
|
|
|
|
* Otherwise, it's 256-entry system.
|
|
|
|
*/
|
|
|
|
addr0 = CACHE_OC_ADDRESS_ARRAY + (3 << 12);
|
|
|
|
addr1 = CACHE_OC_ADDRESS_ARRAY + (1 << 12);
|
|
|
|
|
|
|
|
/* First, write back & invalidate */
|
|
|
|
data0 = ctrl_inl(addr0);
|
|
|
|
ctrl_outl(data0&~(SH_CACHE_VALID|SH_CACHE_UPDATED), addr0);
|
|
|
|
data1 = ctrl_inl(addr1);
|
|
|
|
ctrl_outl(data1&~(SH_CACHE_VALID|SH_CACHE_UPDATED), addr1);
|
|
|
|
|
|
|
|
/* Next, check if there's shadow or not */
|
|
|
|
data0 = ctrl_inl(addr0);
|
|
|
|
data0 ^= SH_CACHE_VALID;
|
|
|
|
ctrl_outl(data0, addr0);
|
|
|
|
data1 = ctrl_inl(addr1);
|
|
|
|
data2 = data1 ^ SH_CACHE_VALID;
|
|
|
|
ctrl_outl(data2, addr1);
|
|
|
|
data3 = ctrl_inl(addr0);
|
|
|
|
|
|
|
|
/* Lastly, invaliate them. */
|
|
|
|
ctrl_outl(data0&~SH_CACHE_VALID, addr0);
|
|
|
|
ctrl_outl(data2&~SH_CACHE_VALID, addr1);
|
|
|
|
|
2007-11-30 03:06:36 -05:00
|
|
|
back_to_cached();
|
2005-04-16 18:20:36 -04:00
|
|
|
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.dcache.ways = 4;
|
|
|
|
boot_cpu_data.dcache.entry_shift = 4;
|
|
|
|
boot_cpu_data.dcache.linesz = L1_CACHE_BYTES;
|
|
|
|
boot_cpu_data.dcache.flags = 0;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
|
|
|
/*
|
|
|
|
* 7709A/7729 has 16K cache (256-entry), while 7702 has only
|
|
|
|
* 2K(direct) 7702 is not supported (yet)
|
|
|
|
*/
|
|
|
|
if (data0 == data1 && data2 == data3) { /* Shadow */
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.dcache.way_incr = (1 << 11);
|
|
|
|
boot_cpu_data.dcache.entry_mask = 0x7f0;
|
|
|
|
boot_cpu_data.dcache.sets = 128;
|
|
|
|
boot_cpu_data.type = CPU_SH7708;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.flags |= CPU_HAS_MMU_PAGE_ASSOC;
|
2005-04-16 18:20:36 -04:00
|
|
|
} else { /* 7709A or 7729 */
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.dcache.way_incr = (1 << 12);
|
|
|
|
boot_cpu_data.dcache.entry_mask = 0xff0;
|
|
|
|
boot_cpu_data.dcache.sets = 256;
|
|
|
|
boot_cpu_data.type = CPU_SH7729;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
2006-09-27 04:38:11 -04:00
|
|
|
#if defined(CONFIG_CPU_SUBTYPE_SH7706)
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.type = CPU_SH7706;
|
2006-09-27 04:38:11 -04:00
|
|
|
#endif
|
|
|
|
#if defined(CONFIG_CPU_SUBTYPE_SH7710)
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.type = CPU_SH7710;
|
2006-09-27 04:38:11 -04:00
|
|
|
#endif
|
2007-03-27 05:13:51 -04:00
|
|
|
#if defined(CONFIG_CPU_SUBTYPE_SH7712)
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.type = CPU_SH7712;
|
2007-03-27 05:13:51 -04:00
|
|
|
#endif
|
2007-08-19 19:59:33 -04:00
|
|
|
#if defined(CONFIG_CPU_SUBTYPE_SH7720)
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.type = CPU_SH7720;
|
2007-08-19 19:59:33 -04:00
|
|
|
#endif
|
2007-12-25 21:45:06 -05:00
|
|
|
#if defined(CONFIG_CPU_SUBTYPE_SH7721)
|
|
|
|
boot_cpu_data.type = CPU_SH7721;
|
|
|
|
#endif
|
2005-04-16 18:20:36 -04:00
|
|
|
#if defined(CONFIG_CPU_SUBTYPE_SH7705)
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.type = CPU_SH7705;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
|
|
|
#if defined(CONFIG_SH7705_CACHE_32KB)
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.dcache.way_incr = (1 << 13);
|
|
|
|
boot_cpu_data.dcache.entry_mask = 0x1ff0;
|
|
|
|
boot_cpu_data.dcache.sets = 512;
|
2008-02-14 01:09:27 -05:00
|
|
|
ctrl_outl(CCR_CACHE_32KB, CCR3_REG);
|
2005-04-16 18:20:36 -04:00
|
|
|
#else
|
2008-02-14 01:09:27 -05:00
|
|
|
ctrl_outl(CCR_CACHE_16KB, CCR3_REG);
|
2005-04-16 18:20:36 -04:00
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SH-3 doesn't have separate caches
|
|
|
|
*/
|
2007-09-27 05:18:39 -04:00
|
|
|
boot_cpu_data.dcache.flags |= SH_CACHE_COMBINED;
|
|
|
|
boot_cpu_data.icache = boot_cpu_data.dcache;
|
2005-04-16 18:20:36 -04:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|