2008-04-28 19:24:33 -04:00
|
|
|
/*
|
|
|
|
* cx18 interrupt handling
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
|
|
|
|
* 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "cx18-driver.h"
|
2008-08-30 15:03:44 -04:00
|
|
|
#include "cx18-io.h"
|
2008-04-28 19:24:33 -04:00
|
|
|
#include "cx18-irq.h"
|
|
|
|
#include "cx18-mailbox.h"
|
|
|
|
#include "cx18-scb.h"
|
2008-11-04 20:02:23 -05:00
|
|
|
|
|
|
|
static void xpu_ack(struct cx18 *cx, u32 sw2)
|
|
|
|
{
|
|
|
|
if (sw2 & IRQ_CPU_TO_EPU_ACK)
|
|
|
|
wake_up(&cx->mb_cpu_waitq);
|
|
|
|
if (sw2 & IRQ_APU_TO_EPU_ACK)
|
|
|
|
wake_up(&cx->mb_apu_waitq);
|
2008-04-28 19:24:33 -04:00
|
|
|
}
|
|
|
|
|
2008-11-15 23:38:19 -05:00
|
|
|
static void epu_cmd(struct cx18 *cx, u32 sw1)
|
|
|
|
{
|
|
|
|
if (sw1 & IRQ_CPU_TO_EPU)
|
|
|
|
cx18_api_epu_cmd_irq(cx, CPU);
|
|
|
|
if (sw1 & IRQ_APU_TO_EPU)
|
|
|
|
cx18_api_epu_cmd_irq(cx, APU);
|
|
|
|
}
|
|
|
|
|
2008-04-28 19:24:33 -04:00
|
|
|
irqreturn_t cx18_irq_handler(int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
struct cx18 *cx = (struct cx18 *)dev_id;
|
|
|
|
u32 sw1, sw1_mask;
|
|
|
|
u32 sw2, sw2_mask;
|
|
|
|
u32 hw2, hw2_mask;
|
|
|
|
|
2008-11-04 20:02:23 -05:00
|
|
|
sw1_mask = cx18_read_reg(cx, SW1_INT_ENABLE_PCI);
|
2008-08-30 15:03:44 -04:00
|
|
|
sw1 = cx18_read_reg(cx, SW1_INT_STATUS) & sw1_mask;
|
2008-11-04 20:02:23 -05:00
|
|
|
sw2_mask = cx18_read_reg(cx, SW2_INT_ENABLE_PCI);
|
2008-10-31 19:49:12 -04:00
|
|
|
sw2 = cx18_read_reg(cx, SW2_INT_STATUS) & sw2_mask;
|
|
|
|
hw2_mask = cx18_read_reg(cx, HW2_INT_MASK5_PCI);
|
|
|
|
hw2 = cx18_read_reg(cx, HW2_INT_CLR_STATUS) & hw2_mask;
|
2008-04-28 19:24:33 -04:00
|
|
|
|
2008-10-31 19:49:12 -04:00
|
|
|
if (sw1)
|
|
|
|
cx18_write_reg_expect(cx, sw1, SW1_INT_STATUS, ~sw1, sw1);
|
|
|
|
if (sw2)
|
|
|
|
cx18_write_reg_expect(cx, sw2, SW2_INT_STATUS, ~sw2, sw2);
|
|
|
|
if (hw2)
|
|
|
|
cx18_write_reg_expect(cx, hw2, HW2_INT_CLR_STATUS, ~hw2, hw2);
|
2008-04-28 19:24:33 -04:00
|
|
|
|
|
|
|
if (sw1 || sw2 || hw2)
|
2008-11-07 21:57:46 -05:00
|
|
|
CX18_DEBUG_HI_IRQ("received interrupts "
|
|
|
|
"SW1: %x SW2: %x HW2: %x\n", sw1, sw2, hw2);
|
2008-04-28 19:24:33 -04:00
|
|
|
|
2008-11-15 23:38:19 -05:00
|
|
|
/*
|
|
|
|
* SW1 responses have to happen first. The sending XPU times out the
|
|
|
|
* incoming mailboxes on us rather rapidly.
|
|
|
|
*/
|
|
|
|
if (sw1)
|
|
|
|
epu_cmd(cx, sw1);
|
|
|
|
|
2008-04-28 19:24:33 -04:00
|
|
|
/* To do: interrupt-based I2C handling
|
2008-11-04 20:02:23 -05:00
|
|
|
if (hw2 & (HW2_I2C1_INT|HW2_I2C2_INT)) {
|
2008-04-28 19:24:33 -04:00
|
|
|
}
|
|
|
|
*/
|
|
|
|
|
2008-11-04 20:02:23 -05:00
|
|
|
if (sw2)
|
|
|
|
xpu_ack(cx, sw2);
|
2008-04-28 19:24:33 -04:00
|
|
|
|
2008-10-31 19:49:12 -04:00
|
|
|
return (sw1 || sw2 || hw2) ? IRQ_HANDLED : IRQ_NONE;
|
2008-04-28 19:24:33 -04:00
|
|
|
}
|