b3c6b76ffb
Only System PLL clock source is selectable by CSCR_SYSTEM_SEL bit. MPU PLL is driven by 512*CLK32 for each case. Signed-off-by: Pavel Pisa <pisa@cmp.felk.cvut.cz> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk> |
||
---|---|---|
.. | ||
cpufreq.c | ||
dma.c | ||
generic.c | ||
generic.h | ||
irq.c | ||
Kconfig | ||
leds-mx1ads.c | ||
leds.c | ||
leds.h | ||
Makefile | ||
Makefile.boot | ||
mx1ads.c | ||
time.c |