33a21263bf
The old ColdFire CPU's (5206, 5307, 5407, 5249 etc) use a simple interrupt controller. Use common setup code for them. This addition means that all ColdFire CPU's now have some specific type of interrupt controller code. Signed-off-by: Greg Ungerer <gerg@uclinux.org>
32 lines
986 B
Makefile
32 lines
986 B
Makefile
#
|
|
# Makefile for the m68knommu kernel.
|
|
#
|
|
|
|
#
|
|
# If you want to play with the HW breakpoints then you will
|
|
# need to add define this, which will give you a stack backtrace
|
|
# on the console port whenever a DBG interrupt occurs. You have to
|
|
# set up you HW breakpoints to trigger a DBG interrupt:
|
|
#
|
|
# EXTRA_CFLAGS += -DTRAP_DBG_INTERRUPT
|
|
# EXTRA_AFLAGS += -DTRAP_DBG_INTERRUPT
|
|
#
|
|
|
|
asflags-$(CONFIG_FULLDEBUG) := -DDEBUGGER_COMPATIBLE_CACHE=1
|
|
|
|
obj-$(CONFIG_COLDFIRE) += clk.o dma.o entry.o vectors.o
|
|
obj-$(CONFIG_M5206) += timers.o intc.o
|
|
obj-$(CONFIG_M5206e) += timers.o intc.o
|
|
obj-$(CONFIG_M520x) += pit.o intc-simr.o
|
|
obj-$(CONFIG_M523x) += pit.o dma_timer.o intc-2.o
|
|
obj-$(CONFIG_M5249) += timers.o intc.o
|
|
obj-$(CONFIG_M527x) += pit.o intc-2.o
|
|
obj-$(CONFIG_M5272) += timers.o intc.o
|
|
obj-$(CONFIG_M528x) += pit.o intc-2.o
|
|
obj-$(CONFIG_M5307) += timers.o intc.o
|
|
obj-$(CONFIG_M532x) += timers.o intc-simr.o
|
|
obj-$(CONFIG_M5407) += timers.o intc.o
|
|
|
|
obj-y += pinmux.o gpio.o
|
|
extra-y := head.o
|